## INSTABILITY STUDIES IN AMORPHOUS SILICON BASED ALLOYS

## A THESIS SUBMITTED TO THE GRADUATE SCHOOL OF NATURAL AND APPLIED SCIENCES OF THE MIDDLE EAST TECHNICAL UNIVERSITY

ΒY

**ORHAN ÖZDEMİR** 

IN PARTIAL FULFILMENT OF THE REQUIREMENTS FOR THE DEGREE OF DOCTOR OF PHILOSOPHY IN THE DEPARTMENT OF PHYSICS

**JANUARY 2004** 

Approval of the Graduate School of Natural and Applied Sciences

Prof. Dr. Canan ÖZGEN Director

I certify that this thesis satisfies all the requirements as a thesis for the degree of Doctor of Philosophy.

Prof. Dr. Sinan BİLİKMEN Head of the Department

This is the certify that we read this thesis and that in our opinion it is fully adequate, in scope and quality, as a thesis for the degree of Doctor of Philosophy.

Prof. Dr. Bayram KATIRCIOĞLU Supervisor

**Examining Committee Members** 

Prof.Dr. Bayram Katırcıoğlu

Assoc. Pr. Dr. İsmail Atılgan

Assoc Pf. .Dr. Cengiz Beşikçi

Prof.Dr Şenay Yurdakul

Prof.Dr. Demet Gülen

#### ABSTRACT

#### INSTABILITY STUDIES IN AMORPHOUS SILICON BASED ALLOYS

Özdemir, Orhan Ph.D., Department of Physics Supervisor: Prof. Dr. Bayram Katırcıoğlu

January 2004, 185 pages

The pixel element which is an integrated combination of a p-i-n diode with a thin film transistor (TFT) is used to produce image sensor arrays in scanning and displays technologies, necessitating the deposition of hydrogenated silicon based semiconducting and insulating thin films such as a-Si:H, a-SiNx:H over large area. The widely used techniques to achieve this goal is the plasma enhanced chemical vapor deposition (PECVD) due to its large area and low temperature ( $\leq$  300 °C) abilities. In particular, PECVD has proved to be able to deposit both high quality insulator (a-SiNx:H) and active layer of p-i-n diode (intrinsic hydrogenated amorphous silicon carbide, a-SiCx:H) and by sequential deposition, it is possible to minimize the interface related problems, which play an important role in metal insulator semiconductor (MIS) and TFT structures.

PECVD deposited a-SiCx:H films over p-type crystal Si and metal substrates (MIS and MIM) were investigated by both admittance spectroscopy (Capacitance or conductance vs. voltage, temperature or frequency measurements) and Deep Level Transient spectroscopy (DLTS) to investigate the interface related problems. In this respect, instability phenomena (due to the creation of metastable states and charge injection into the gate electrode) were studied via the c-Si/a-SiCx:H (and/or a-SiNx:H) heterojunction. Specially, capacitance voltage kinetics were worked out and then the enrolled trap energies were identified with temperature mode DLTS.

iii

The expertise gathered as a result of these studies were used in the fabrication and characterization of TFT's. In this respect, inverted gate staggered type Thin Film Transistor produced and characterized for the first time after Combo-251 Pattern Generator was implemented.

Keywords: İnstability, Percolation, Charge İnjection, MİS, TFT, Pattern Generator, Admittance Spectoscopy, DLTS, Large Area Electronics, İmage Sensor

#### ÖΖ

#### AMORF SİLİSYUM TABANLI ALAŞIMLARDAKİ KARARSIZLIK ÇALIŞMALARI

Özdemir, Orhan Doktora, Fizik Bölümü Tez Yöneticisi: Prof. Dr. Bayram Katırcıoğlu Ocak 2004, 185 sayfa

P-i-n diyot ve ince film transistörün tümleşmesiyle oluşan gözenek, tarama ve görüntüleme teknolojisinde, görüntü sensor örgüsünün temel ögesidir. Bu yapının üretilmesinde kullanılan hidrojenlenmiş silisyum tabanlı yarıiletken ve yalıtkan ince filmlerin geniş yüzeyde biriktirilmesi gerekmektedir. Bu amaca ulaşmak için genellikle düşük sıcaklıklarda ve geniş yüzeylerde biriktirme yeteneğinden dolayı plazma destekli kimyasal buhar biriktirme tekniği (PECVD) kullanılmıştır. Özellikle, yüksek kaliteli yalıtkan (a-SiNx:H) ve p-i-n diyodun aktif bölgesinin (katkılanmamiş hidrojenlenmiş silisyum karbür, a-SiCx:H) PECVD tekniğiyle büyütülebileceği kanıtlanmiştır. Ayrıca, ardışık yapılan büyütmelerle ara yüzeyle ilgili problemlerin en aza indirilmesine çalışılmıştır. Bu arayüzeyler metal yalıtkan yarıiletken ve ince film transistör yapılarında önemli rol oynar.

p tipi kristal Silisyum ve metal taşıyıcılar üzerine PECVD ile büyütülmüş a-SiCx:H ve a-SiNx:H filmlerin, hem admittans spektroskopisi (sığa veya iletkenliğe karşı gerilim, sıcaklık veya frekans ölçümleriyle) hemde DLTS spektroskopisiyle ara yüzey durumları incelenmiştir. Bu yönden, kararsizlık olayları ( yeni yerel durumların oluşması ve yüklerin ön elekroda doğru sızması) c-Si/a-SiCx:H (ve/veya a-SiNx:H) heterojen ekleminde yapılan ölçümlerle izlenmiştir. Özellikle, sığa gerilim kinetiği ve işin gerisinde olan tuzak enerji düzeyleri DLTS'in sıcaklık tarama moduyla belirlenmiştir. Bu çalışmalar boyunca diyodlar üzerine ulaşılan birikim ve deneyim, ince film transistör (TFT) üretilmesinde ve özelliklerinin belirlenmesinde kullanılmıştır. Bu açıdan bakıldığında, alt geçit türü transistör, Combo-251 Biçim üreteci kullanılmak suretiyle, ilk defa üretildi ve karakterize edildi.

Anahtar Kelimeler: Kararsızlık, Sızma, Yük Enjeksiyonu, MİS, TFT, Biçim Üreteci, Admittans Spektroskopi, DLTS, Geniş Alanlı Elektronik Dedicated to my wife, Özlem Evciler Özdemir

#### ACKNOWLEDGEMENTS

I would like, first, to express my deepest appreciation for the technical guidance and support given by my research advisor, Professor Bayram Katırcıoğlu and Assoc. Prof. Dr İsmail Atılgan. Their thorough understanding of the many issues fundamental to semiconductor device physics and device operation, their attention to detail and basics that most often governs the behavior of even the most complex of problems will always be remembered. Needless to say, their belief in me made this work is possible.

Thanks go to the other faculty members, colleagues and friends, Assoc. Prof. Dr Serhat Özder, Barış Akaoğlu, Kıvanç Sel, Oben Sezer, Serkan Özkaymak and Aziz Bekkine. The technical assistance of the stuff of Solid State Electronics Laboratory and David Ruska (HP System Engineer) and Darly Warkentin (CAD System Engineer) are gratefully acknowledged.

To my wife, Özlem, I offer sincere thanks for her unshakable faith in me and her willingness to endure with me the vicissitudes of my endeavors.

I would like to thank also my examining committee.

## TABLE OF CONTENTS

| ABSTRACT           | iii  |
|--------------------|------|
| ÖZ                 | v    |
| ACKNOWLEDGEMENT    | viii |
| TABLES OF CONTENTS | ix   |

## CHAPTER

## 1. INTRODUCTION:LARGE AREA ELECTRONICS

| 1.1 An | norphous Silicon Based Alloys in Modern Electronics                       | 1   |
|--------|---------------------------------------------------------------------------|-----|
| 1.2 Co | omparison of Imaging Array System on crystalline and amorphous            |     |
| Sil    | licon                                                                     | 2   |
| 1.3 Ph | noto sensing Components of a Pixel:                                       | 6   |
| 1.3.1  | Schottky Type Diode                                                       | 6   |
| 1.3.2  | P-i-n Type Diode                                                          | 7   |
| 1.4 Sv | vitching Components of a Pixel: Thin Film Transistor (TFT)                | 9   |
| 1.4.1  | Introduction                                                              | 9   |
| 1.4.2  | Electronic Behavior of TFT's                                              | 11  |
| 1.4.3  | Current Voltage Relation                                                  | 11  |
| 1.4.4  | Alternative Structures                                                    | .14 |
| 1.4.5  | Effects of contact Metals and Candidate Semiconducting/Insulating films t | to  |
|        | Improve TFT Performance                                                   | .16 |
|        |                                                                           |     |
| -      |                                                                           |     |

## 2 DEFECT CHEMISTRY-METASTABILITIES IN AMORPHOUS SILICON

| BASE  | D ALLOYS:                                                  | .18 |
|-------|------------------------------------------------------------|-----|
| 2.1   | Metastabilities in a-Si:H Thin Films-Defect Pool Model     | .18 |
| 2.1.1 | Role of Hydrogen in Defect Creation                        | .19 |
| 2.2   | Electronically Active Defects in a-SiNx:H Thin Films       | .26 |
| 2.3   | Recapitulation of Localized Defects in a-SiCx:H Thin Films | .27 |

| 3.    | MASK MAKING AND PHOTOLITHOGRAPHICAL TECHNIQUES FOR        |
|-------|-----------------------------------------------------------|
|       | <b>VLSI</b>                                               |
| 3.1   | Introduction                                              |
| 3.2   | Mask Fabrication35                                        |
| 3.3   | Resolution43                                              |
| 3.4   | Preparation of Pattern Data on Magnetic Tape47            |
| 3.5   | PECVD System51                                            |
| 3.5.1 | Introduction51                                            |
| 3.5.2 | PECVD System54                                            |
| 3.6   | Growth of Amorphous Silicon Based Thin Films62            |
| 3.6.1 | Cleaning of Substrates62                                  |
| 3.6.2 | Deposition of a-Si:H Films62                              |
| 3.6.3 | Deposition of a-SiCx:H Films64                            |
| 3.6.4 | Deposition of a-SiNx:H Films65                            |
| 3.7   | Factors Influencing Film Quality66                        |
|       |                                                           |
| 4     | ADMITTANCE OF MIS STRUCTURE                               |
| 4.1   | MIS Capacitor                                             |
| 4.1.1 | Introduction                                              |
| 4.1.2 | Capacitance Voltage characteristics69                     |
| 4.1.3 | Local Charges Obtained from the Flat Banc Voltage76       |
| 4.1.4 | Evaluation of dopants by High Frequency C-V Measurement81 |
|       |                                                           |
| 5     | DENSITY OF STATES (DOS) AT INSULATOR/SEMICONDCUTOR        |
| INTER | FACE OF MIS STRUCTURE83                                   |
| 5.1   | DOS by Steady State Capacitance (High-Low)83              |
| 5.1.1 | Introduction                                              |
| 5.1.2 | Expression of DOS83                                       |
| 5.2   | DOS by ac Conductance                                     |
| 5.2.1 | Introduction                                              |
| 5.2.2 | Experimental Consideration86                              |
| 5.3   | Alternative Model                                         |
| 5.3.1 | Introduction                                              |

| 5.3.2                       | Theoretical Outline                                              | 93     |  |  |
|-----------------------------|------------------------------------------------------------------|--------|--|--|
| 5.3.3                       | Accumulation Bias Regime                                         | 98     |  |  |
| 5.3.4                       | Depletion Bias Regime                                            | 100    |  |  |
| 5.4                         | Sample Preparation                                               | 102    |  |  |
| 5.4.1                       | Metalization                                                     | 102    |  |  |
| 5.5                         | Results and Discussion                                           | 104    |  |  |
|                             |                                                                  |        |  |  |
| 6.                          | HOPPING TRANSPORT ASSESSED BY ADMITTANCE                         | 112    |  |  |
| 6.1                         | Introduction                                                     | 112    |  |  |
| 6.2                         | Charge Injection: dc hopping                                     | 113    |  |  |
| 6.2.1                       | The frame of the ac Capacitance Measurements                     | 113    |  |  |
| 6.2.2                       | Kinetics of Charge Injection under Thermal and Bias Stresses     | 119    |  |  |
| 6.2.3                       | Carrier Percolation through the (semi) Insulating a-SiCx:H Film  | 121    |  |  |
| 6.2.4                       | Analytical Outline of the Capacitance Voltage Kinetics           | 124    |  |  |
| 6.2.5                       | Evaluation of Parameters Involved in the Flat Band Voltage Shift | 126    |  |  |
| 6.3                         | Depletion Bias Regime                                            | 132    |  |  |
| 6.3.1                       | Charge Modulation Affect on the Admittance                       | 133    |  |  |
| 6.3.2                       | DLTS Measurements                                                | 137    |  |  |
| 6.4                         | ac Hopping Conduction in Intrinsic a-SiCx:H Film                 | 140    |  |  |
|                             |                                                                  |        |  |  |
| 7.                          | CONCLUSION AND FUTURE WORKS                                      | 148    |  |  |
|                             |                                                                  |        |  |  |
| Apper                       | ndix A: REVIEW OF CONDUCTANCE ANALYSIS                           | 151    |  |  |
| Apper                       | ndix B: MEASURING TOOLS AND TECHNIQUES                           | 159    |  |  |
| B-1 El                      | lectrical Measuring Equipments                                   | 159    |  |  |
| B-1-1                       | Current Voltage                                                  | 159    |  |  |
| B-1-2                       | Measuring Systems At Low and High frequency C-V Measurements     | 160    |  |  |
| B-2 O                       | ptical Probing                                                   | 164    |  |  |
| B-2-1                       | Infrared (IR) Analysis                                           | 164    |  |  |
| B-2-2                       | UV-Visible Analysis                                              | 167    |  |  |
| Apper                       | ndix C: METASTABILITY PHENOMENA                                  | 170    |  |  |
| Apper                       | ndix D: TRANSPORT ANALYSIS IN AMORPHOUS SEMICONDCUT              | OR.173 |  |  |
| D-1 El                      | lectrical Transport                                              | 173    |  |  |
| D-2 Electronic Transport175 |                                                                  |        |  |  |

| Appendix E: | FABRICATION AND CHARACTERIZATION OF TFT | .182 |
|-------------|-----------------------------------------|------|
| RERERENCE   | S                                       | .185 |
| VITA        |                                         | .192 |

## LIST OF TABLES

| 1.1 | Comparison of characteristic features of image sensor elements                                                                                    |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 5.1 | Growth conditions for both a-SiCx:H and a-SiNx:H films104                                                                                         |
| 5.2 | Fitting parameters of experimental Gp/w vs. f with the tunneling model with                                                                       |
|     | SRH recombination109                                                                                                                              |
| 6.1 | Parameters $\Delta V_0, \tau, \alpha$ resulted from the fitting of eq.(6.11) to the                                                               |
|     | experimental data of a-SiNx:H based MIS structure for each                                                                                        |
|     | temperature/stress voltage pair128                                                                                                                |
| 6.2 | R, W and N(E) are evaluated values of hopping range, activation energy and                                                                        |
|     | density of states are obtained from nearest neighbor and variable range                                                                           |
|     | hopping graphs, respectively131                                                                                                                   |
| 6.3 | Speculation about N_T [100,106] and $\sigma_{e\!f\!f}$ values using both the values of                                                            |
|     | $N_{\rm \scriptscriptstyle T}\sigma_{\rm eff}$ couple and the results given in Table 6.2 for expected d_I-x_{\rm M} and $\upsilon_{\rm \tiny ph}$ |
|     | values132                                                                                                                                         |
| B-1 | Evaluated optical constants of a-SiNx:H and a-SiCx:H (here x is estimated                                                                         |
|     | from E <sub>04</sub> vs.x curve) [143-149,150]168                                                                                                 |

## LIST OF FIGURES

| 1.1 Pixel configurations constituted by transistor as a switch and a photo sensing                             |
|----------------------------------------------------------------------------------------------------------------|
| diode2                                                                                                         |
| 1.2 Architecture of linear imaging array                                                                       |
| 1.3 Architecture of 2-D imaging array4                                                                         |
| 1.4 (a) The matrix addressing of an image sensor array, (b) detailed view of                                   |
| image sensor with constituent pair of components; p-i-n (right) and TFT (left)                                 |
| structures, respectively5                                                                                      |
| 1.5 Illustration of Schottky diode7                                                                            |
| 1.6 Structure of a-Si:H p-i-n photodiode8                                                                      |
| 1.7 The equilibrium and polarized states of energy band gap structure of a-Si <sub>1-x</sub> C <sub>x</sub> :H |
| p-i-n diode at low injection condition9                                                                        |
| 1.8 Widely used inverted staggered structure of transistor in A and B types. Note                              |
| that in type A, the gate insulator, intrinsic and $n^{\star}$ doped a-Si:H are deposited in                    |
| single deposition, top passivation layer deposited in separate one, whereas for                                |
| type B, gate insulator a-SiNx:H, a-Si:H and top passivation layer of a-SiNx:H are                              |
| deposited in one run, but $n^{+}$ in a separate one10                                                          |
| 1.9 Schematic view of MISFET. Channel length (L), the channel width (Z), and the                               |
| insulator thickness (d) are important parameters12                                                             |
| 1.10 Typical drain current vs. voltage relation, for top, bottom and dual gate TFT                             |
| structures14                                                                                                   |
| 1.11 Putting a second gate on top silicon nitride yields a dual gate TFT structure.                            |
| Keep in mind that electron accumulation can be induced on both sides of a-Si:H,                                |
| doubling current through device15                                                                              |
| 1.12 Another alternative TFT structure, a vertical source and drain contacts are                               |
| formed in horizontal layers, separated by spacer a-SiNx:H                                                      |
| 2.1 Illustration of the conversion of WB into DB leads to change of the electron                               |
| (from a bonding state $E_{vt}$ in the valance band to non-bonding state $E_{D}$ in the                         |
| gap)18                                                                                                         |

- 2.3 The eventual hydrogen involved (or mediated) equilibrium or equilibration. Note that in the first picture, two defects are formed, one originated from the isolated SiH bond, the second (SiHDSi) originated from the singly hydrogenated SiSi bond( i.e.,  $SiH + (SiSi)_{WB} \leftrightarrow DB + SiHDSi$ ). However, for the second case, SiSi bonds can have only zero or two H atoms which means that the correlation energy (the energy cost of putting a second Н electron in the bond) for occupancy is negative
- 2.4 Schematic illustration of H diffusion through the network. Note that the mobile H inserts into a SiSi bond at remote site to give a second DB......21

- 2.11 a) Hexagonal rings formed by the combination of three sp<sup>2</sup> hybridized carbons, b) and c) The formation of  $\pi$  bonds, d) The structure of graphite..32

| 2.12    | $\pi$ state spectra of a) ethylene, b) planar rings with N=5-8, c) three fused                                   |
|---------|------------------------------------------------------------------------------------------------------------------|
|         | rings, and four fused six-fold rings, d) single graphite layer, e) layer                                         |
|         | containing two five-fold and two seven-fold rings. II) $\boldsymbol{\pi}$ band density of states                 |
|         | for compact clusters of fused 6-fold rings of increasing size [34-36]33                                          |
| 2.13    | Schematic band diagram of carbon rich a-SiCx:H film                                                              |
| 2.14    | (a) Schematic electronic band structure of carbon rich a-SiCx:H, (b) The                                         |
|         | band tail variation of a-Si <sub>1-x</sub> $C_x$ and eventual defect levels                                      |
| 3.1     | Coating of PR on susbstrate                                                                                      |
| 3.2 Ef  | fect of (+) and (-) PR                                                                                           |
| 3.3 Hg  | g arc lamp spectrum                                                                                              |
| 3.4 Sc  | chematic illustration of Pattern Generator                                                                       |
| 3.5 Sc  | chematic view of electro-mechanic control of Pattern Generator                                                   |
| 3.6 Im  | age structure of pattern41                                                                                       |
| 3.7 Sc  | chematic illustration of mask production via the image repeater utility of pattern                               |
| ge      | enerator                                                                                                         |
| 3.8 Co  | omparison of dry (plasma) and wet(liquid) etching45                                                              |
| 3.9 llu | stration of events occurring in the plasma reactor46                                                             |
| 3.10    | Tape threading48                                                                                                 |
| 3.11    | Tape character sets                                                                                              |
| 3.12    | Typical mask layout prepared by AutoCAD and its corresponding                                                    |
| El      | ectromask format output after the image is fracturated via ASM 2600                                              |
| SO      | ftware                                                                                                           |
| 3.13    | Potential distribution in the plasma reactor. Note also that plasma sheaths                                      |
| (da     | ark area) occurs around surface in contact with the plasma53                                                     |
| 3.14    | A simplified view of capacitive or Radio frequency (RF) diode plasma                                             |
|         | reactor. Also, typical numbers in plasma and its constituent pairs (electrons,                                   |
|         | ions) is given54                                                                                                 |
| 3.15    | Schematic illustration of PECVD reactor at hand55                                                                |
| 3.16    | Gas cabinet system associated to PECVD system56                                                                  |
| 3.17    | Schematic illustration of RF diode57                                                                             |
| 3.18    | Potential distribution in PECVD reactor. Note that there are three main                                          |
| region  | ns: $V_{\text{B}},$ grounded electrode, plasma potential, $V_{\text{p}}$ and powered electrode, $V_{\text{A}}58$ |
| 3.19    | I-V characteristic of the plasma59                                                                               |
| 3.20    | Schematic illustration of the formation on film in the PECVD reactor63                                           |

- Number density cm<sup>-3</sup> of species in a typical rf glow-discharge plasma......64 3.21 3.22 Breakdown voltage vs. P-d product for air, note that The voltage necessary to initiate a discharge is roughly a function of the product of the spacing between electrodes and the pressure. At higher pressures, the discharge voltage increases, making it difficult to start the plasma if the electrode spacing 4.1 4.2 Charge distribution (and capacitance) for different gate values in the MIS 4.3 Capacitance-voltage characteristics of the ideal MIS structure with energy band structures corresponding to different gate voltage regions......74 4.4 4.5 (a) Effect of the work function difference, (b) Effect(s) of  $V_G$  on the occupancy of fast surface states through relative shift of E<sub>F</sub> at the interface, (c) Recapitulation of various local charges within a MIS structure......77 4.6 Effect of changes within the insulator, (a) without applied gate bias (i.e., Capacitance-voltage characteristics of the non-ideal MIS structure......80 4.7 4.8 Doping density of Al/p-Si Shottky diode......82 4.9 Experimental conductance curves width parameter as a function of 5.1 broadening for various choices of the fractional value for the width, fw......89 5.2 Measured Gp/w against frequency with best fit to the (a) statistical model (eqn.5.9), (b) tunneling model to the same data (eqn. 5.19)......92 5.3 Representation of an electron in the bottom of the conduction band incident upon a potential barrier representing an insulator......94 5.4 The schematic energy band diagram in accumulation bias regime (a) and in depletion bias regime (b) and their equivalent circuits (c) and (d), respectively......95 5.5 5.6 Formation of Shottky diode (a), Metal-Insulator-Metal (MIM) (b) and Metal-Insulator-Semiconductor (MIS) structures (c), respectively......103 5.7 (a) Measured capacitance (solid line) and conductance (dashed line) vs.
  - gate voltage at different frequencies of Cr/a-SiNx:H/p-Si MIS structure. (b)

Flat band voltage shift (circle) ( the line represent logarithmic fit) and interface trap density calculated at flat band (triangle) versus frequency...105

- 6.1 Schematic charge injection and resulting ac modulation......114
- 6.3 (a) Admittance vs gate voltage measurements under accumulating/inverting gate bias stress (-/+ 50 V) on Al/a-SiCx:H/p- Si MIS structure subjected to differing charge injection situation : (0) virgin, (1) holes, (2) electrons, (3) holes, (4) electrons, respectively. Note that the C,G vs V curves initially shift to the left, implying the trapping of holes, whereas for positive gate bias stress, the curves move to the right. Finally, the curves are returned roughly to its original state for -/+ 50 V bias stress again with no change in slope, indicating that no interface states in the lower part of the band gap are created. (b) enhanced effects of the temperature on the admittance vs gate voltage curves at -/+ 50 V bias stress for about 3 hours. Notice that 0,1 and 2 stands for +50V gate bias stress at temperatures 300,350 and 375 K,

respectively whereas 3 and 4 represent -50 V gate bias stress for the temperatures 350 and 375 K......116

- B-1 Current density (J) vs. electric field (E) of Cr/a-SiNx:H/p-Si structure......160

- (b).....166

| B-6 | (a) UV- Visible transmission spectrum of a-SiCx:H (a-SiNx:H) film deposited                              |
|-----|----------------------------------------------------------------------------------------------------------|
|     | on quartz substrate (b), the inset shows the Tauc's plot, without a clear linear                         |
|     | region for a-SiCx:H167                                                                                   |
| C-1 | Illustration of trap-limited transport of carriers for a discrete or distributed trap                    |
|     | levels                                                                                                   |
| C-2 | Reference voltage shift versus time at T=325 K. Data are represented by $\Delta$                         |
|     | symbol, solid line is fit result to the H-diffusion model, given in the relation                         |
|     | (6.2)                                                                                                    |
| D-1 | Schematic illustration of number of states in Brillion zone. Note that around                            |
|     | brillion zone, E(k) is parabolic whereas for 2 dimension, it is circle.                                  |
|     | Application of external field leads to displace all states by equal amount                               |
|     | ΔP173                                                                                                    |
| D-2 | Representation of the three main conduction paths in amorphous                                           |
|     | semiconductors175                                                                                        |
| D-3 | Illustration of the density of states at the band edge, together with the                                |
|     | electron distribution $n_{BT}(E)$ , the conductivity $\sigma(E)$ and mobility $\mu(E)$ : $\sigma(E)$ and |
|     | $\mu(E)$ may change abruptly (a), or gradually (b) at the mobility edge $E_{c}176$                       |
| D-4 | Schematic illustration of the density of states distribution as a function of                            |
|     | conductivity activation energy, $E_{a},$ the average conduction energy, $E_{TR},$ with                   |
|     | respect to the mobility edges, and the Fermi energy. Also, in the figure,                                |
|     | temperature dependent parameters ( $\gamma_F$ , $\gamma_G$ and $\gamma_T$ ) are indicated178             |
| D-5 | Illustration of tunneling transitions between localized states                                           |
| D-6 | Illustration of the probability $P_{ij}$ (that an electron will jump from state (i) to (j))              |
|     | as a function of distance181                                                                             |
| E-1 | Inverted staggered TFT structure182                                                                      |
| E-2 | Production stages of TFT                                                                                 |
| E-3 | Current Voltage relations of TFT                                                                         |

#### **CHAPTER 1**

#### INTRODUCTION: LARGE AREA ELECTRONICS

#### 1-1 Amorphous Silicon Based Alloys in Modern Electronics

Amorphous silicon and its alloys, apart from the fundamental importance in theoretical point of view, they are building stone of today's large area optoelectronics in the relevant market [1]. These large area devices have to stay large in dimensions as a necessity of man/machine interface such as image sensors, document scanners, electronic displays, printers etc... The crystalline silicon based conventional microelectronics could not satisfy the requirements of these large area opto-electronic devices due to both its poor optical properties and limited dimensions. The solutions developed on the semiconductors other than the crystalline silicon have created mismatching problems with the existing silicon based microelectronic structures.

Amorphous silicon whose huge amount of dangling bond states around midgap energy region  $(10^{20} \text{ cm}^{-1} \text{eV}^{-1})$  are reduced to minute amount  $(10^{15} \text{ cm}^{-1} \text{eV}^{-1})$ by the hydrogen compensation process, becomes able to be selectively doped both n and p types leading to a large number of practically useful devices such as p-n, p-i-n, Schottky diodes etc...[2]. As device feasibility of hydrogenated amorphous silicon (a-Si:H) has been achieved, the above mentioned two main drawbacks of crystalline silicon (c-Si), (namely poor optical properties and limited geometrical area or too high cost of material), are tried to be solved nowadays by this a-Si:H films. As for the optical weakness of c-Si the optical gap of a-Si:H is widened up to the visible region ( $\approx 1.75$  eV) leading to the photoconductivity spectrum, shifted to shorter light wavelength compared with crystalline silicon. In other words, the a-Si:H spectrum coincides better with the sensitivity range of human eye (the alloying ability of a-Si:H with Ge, Sn, C, N and O creates a flexibility of adjusting the optical gap from IR to UV). Moreover, the optical absorption of a-Si:H is about 20 times larger than that of c-Si [3,4]. On the other hand, a-Si:H seems to be a solution to the large area problem of crystalline silicon because it can be deposited at low temperature (<300

°C) by the glow discharge method at reasonable cost as large area thin films on low cost substrate (such as glass and ordinary rude organic materials) [5].

Besides, the control of the electrical conductivity over 10 orders of magnitude [4] due to its dopability, the field effect allows the sheet conductance of a-Si:H layer to be switched over 6 orders of magnitude [6]. As a result, the development of thin film transistors for addressing circuits on large area electronics is facilitated by the fact that the gate dielectric layer (mostly a-SiNx:H film), the channel layer of a-Si:H film and the ohmic source and drain n<sup>+</sup> contact layers can all be deposited in the same plasma reactor (PECVD)[7].

This present work is a portion of much more extended "image sensors" project that has to be developed in the solid state electronic laboratory of METU Physics Department. Let us recapitulate the chorological development of image sensor based on both c-Si and a-Si:H semiconductors.

# 1-2 Comparison of imaging Array System on crystalline and amorphous Silicon



Fig.1.1 Pixel configurations constituted by transistor as a switch and a photo sensing diode.

One of the basis and most widely used pixel configurations is shown in fig.1.1. Each pixel is constituted by both a switching component (metal insulator silicon field effect transistor (MISFET) in c-Si case or thin film transistor (TFT) in a-Si:H case) and optical sensor. The pixel is connected to the matrix of gate and data lines as shown in fig.1.1. The configuration of a linear imaging array for photocopiers, fax machines and scanners is given in fig.1.2. In there, each block

has only one readout line but a high density of pixels. The source electrodes of all FETs in each block are connected to a single readout line. However, only one FET in each block is switched on at a time. The FET in one block is switched sequentially with the corresponding FETs in the other block. The output data of the blocks are scanned by multiplexing chip. By this way, no crossovers between signal lines occurs due to the sequential scanning, yielding a much better performance.



Fig. 1.2 Architecture of linear imaging array.

On the other hand, schematic representation in two dimensional imaging system (in optical/video cameras for optical imaging and imaging intensifier tubes for x-ray imaging) is given in fig.1.3 where the FET in each pixel behaves as a switch by means of source, drain and gate electrode connections. Drain (D) electrode is connected to the photodiode, source (S) is connected to a data line (being routed to an external charge sensitive amplifier) and the gate line is connected to the scanning clock generator so as to control the charge transfer from drain (D) to source (S). The gates for all the pixels in the same row are connected to a common scanning control line. All the pixels of the same column share a common data line and an amplifier. The readout of the entire detector can be performed in real-time, resulting the creation of 2-D images. The process of visualization of 2-D image is as follows; I) the scanning clock selects one row of FET switches and turns on all the switch in that row, ii) the charges on each photodiode are discharged from the photodiode to the input of (external) amplifier through the FET switch, iii) the clock trailing edge turns off the switch, iv) the signal at the amplifier input is

transferred to the output, v) the reset signal resets the amplifier input to zero, and vi) the above procedure is resumed until all rows are scanned.

a-Si:H has gained great promise in optical and x-ray imaging system where a-Si:H is used for both in photodiode as the image sensor and a-Si:H TFT as the switch.



Figure 1.3: Architecture of 2-D imaging array.

In addition, it is worth to note again that a-Si:H technology enables the easy manufacture of large area electronics at low temperatures in contrast to the single crystal (CCD or CMOS) technology which imposes restrictions in terms of either higher cost or limited detectable area.

As shown schematically in the figure 1.4, the pixel (= picture element) of the matrix array may be fabricated totally by various silicon based amorphous thin films deposited by using a single plasma reactor (PEVCD). The pixel is constituted by a pair of components: a "p-i-n" photo sensing diode and switching thin film transistor (TFT). The photo diode is connected to drain terminal of the transistor which in turn connected on one side to the drain (D) line by the source terminal, on the other side to the gate (G) line by the gate terminal (fig.1.4). The complete array is accessed by sequentially addressing all the gate line (G). A specially designed readout chip is used to sense the photo signals on each of the data lines (D). In other words, under illumination the photodiode accumulates the charges while TFT is turned off, turning on the TFT allows the accumulated charge to flow out of the data line (D) where it can be detected by external electronic circuit in succession. The fact that, in this

technology, both the array of image sensor and the scanning microelectronic circuit are silicon based leads to an increased reliability and lower cost.



(b)

Fig.1.4 (a) The matrix addressing of an image sensor array, (b) detailed view of image sensor with constituent pair of components; p-i-n (right) and TFT (left) structures, respectively.

#### **1-3** Photo sensing Components of a pixel:

The ultimate goal of this work is to deal with the large area imaging system using a-Si:H technology. As discussed above, image sensor element might be either photoconductor, photodiode or photo TFT. The characteristic feature between them is given in table 1.1. As seen in the table, the leakage current of the diode structures is lower than those of the conductor and photo-TFT structures. In that sense, both Schottky type and p-i-n type diode is used in this work as an constituent part of image sensor but the leakage current of Schottky type is a bit higher than p-i-n structure, necessitating further work to reduce the leakage current (10<sup>-10</sup> A/cm<sup>2</sup> leakage current is acceptable to be a candidate in an imaging system).

| Table 1.1 | Comparison of | <sup>c</sup> characteristic | features of | image sensor | elements. |
|-----------|---------------|-----------------------------|-------------|--------------|-----------|
|           |               |                             |             |              |           |

|                                      | Photoconductor    | Schottky Diode                     | p-i-n                                | Photo-TFT                          |
|--------------------------------------|-------------------|------------------------------------|--------------------------------------|------------------------------------|
| Photo<br>Sensitivity                 | High              | Low                                | Low                                  | High                               |
| Response<br>time (µsec)              | Slow(≈ 500)       | Fast (≈50)                         | Fast (<5)                            | Slow(≈500)                         |
| Dark Current<br>(Acm <sup>-2</sup> ) | ≈10 <sup>-6</sup> | 10 <sup>-7</sup> -10 <sup>-9</sup> | 10 <sup>-10</sup> -10 <sup>-12</sup> | 10 <sup>-7</sup> -10 <sup>-8</sup> |
| Stability                            | Good              | Good                               | Good                                 | Acceptable                         |
| Large Area<br>Compatibility          | Yes               | Yes                                | Yes                                  | Yes                                |

#### 1.3.1 Schottky Type Diode

Optical sensors must have high photosensitivity, low leakage current, high photo response, stability and process simplicity. Schematic representation of Schottky type photodiode (ITO/I a-Si:H/n<sup>+</sup> a-Si:H/Cr) is given in fig. 1.5 where ITO is used as both a metal contact to form Schottky barrier and a light window which permit the light to go to the a-Si:H layer. Also, the intrinsic a-Si:H serves as an

active layer where electron-hole (e-h) pairs are generated upon illumination,  $n^+$  a-Si:H acts as an ohmic contact between the a-Si:H and the bottom electrode.



Fig.1.5 Illustration of Schottky diode.

Lastly, Chromium (Cr) metal is used for collecting the photo generated carrier (usually electrons due to higher mobility). Charge density is determined by the charges associated with localized states in the mobility gap oppose to crystalline case where charge density is determined by shallow donors or acceptors in depletion region.

The intrinsic a-Si:H has sufficient carrier lifetime to enable the separation of photo generated carrier pairs even without an external bias. At reverse bias, the intrinsic a-Si:H can sustain a fairly wide depletion region within either the Schottky barrier, or p-type region of a-Si:H based a p-n junction. In the former, the Schottky barrier serves as an electron blocking electrode so electron injection might be omitted. Also, photo generated carriers captured by traps, build up a space charge region, allowing high field that might reduce the applied field to low values in this region. For overcoming this drawback, a high enough applied field must be retained so that carriers can travel across the a-Si:H active layer.

## 1-3-1 p-i-n Type Diode

It should be noted that unlike the c-Si case, in a-Si:H both the p-n diode for the photodiode and the bipolar transistor structure for the switching elements are ineffective due to the high density of defects. This high density of defects leads to very low diffusion length, as a result, the contribution of neutral parts (diffusion contributions) becomes negligible, depletion contribution (drift contribution) is dominant. In order to magnify this drift effect, an undoped intrinsic (i) layer is inserted between n and p regions (p-i-n). The p-i-n structure, which is important for light emitting diodes (LED) is schematically given in the fig. 1.6 and 1.7, for equilibrium and polarized states of low injection condition. Because of the difference between the optical energy gaps of p, i and n regions, at the p/i and i/n junctions built-in potentials (Band discontinuities) of  $\Delta E_v$  and  $\Delta E_c$  are formed.

Apart from a-Si:H, at present, hydrogenated amorphous silicon carbide (a-SiCx:H) thin film, grown on various substrate by the low temperature plasma enhanced chemical vapor deposition (PECVD) has become promising material for visible light emitting/sensing devices due to both its adjustable optical gap to any value within the visible region and its ability for large area flat panel displays [8-10]. A p-i-n diode of a-SiCx:H thin film as injecting device for LED application has been proposed [8]: electrons from n-side, holes from p-side are injected into the same intrinsic (i) intermediate region (shown in fig.1.7). In this respect, the carrier transport and recombination phenomena throughout the active intrinsic layer are primordial, requiring a detailed investigation of localized electronic state distribution within the energy gap (or pseudo gap).



Figure 1.6 Structure of a-Si:H p-i-n photodiode.



 $p^+a-Si_{1-x}C_x$ :H i  $a-Si_{1-x}C_x$ :H  $n^+a-Si_{1-x}C_x$ :H

Figure 1.7 The equilibrium and polarized states of energy band gap structure of  $a-Si_{1-x}C_x$ :H p-i-n diode at low injection condition.

#### 1-4 Switching Component of a Pixel: Thin Film Transistor (TFT)

#### 1-4-1 Introduction

Due to the previously cited low diffusion length (which seriously limits the switching speed) in a-Si:H, the bipolar transistor structure is not suitable for switching element, instead, the field effect (FET) type thin film transistor (TFT) (fig. 1.8) is well suited to the a-Si:H case. In general for TFT, n-channel accumulation mode operation, using an undoped intrinsic a-Si:H channel is widely used. (The depletion mode is avoided, again due to the high defect density of doped a-Si:H film which makes difficult to deplete the channel).

After exploitation of dopability of hydrogenated amorphous silicon by W.E Spear and P. G. Lecomber, much technological and scientific investigations have taken place and then the first device was made by D. Carlson and C. R. Wronski in 1976. Together with its photosensitive properties in photovoltaic, a-Si:H has been used as a switching device in large area electronics such as solid state imagers, printers, scanners and flat panel displays where a-Si:H is used as the semiconducting material in the thin film transistor (TFT) to provide the switching element. Recently, the demand for large area display applications such as portable computers has driven much of the research in a-Si:H technology. However, the basic transistor structure has not changed much and today's mainstream technology uses transistors that, apart from minor variations, are similar to the inverted staggered structure due to the lack of low-cost large area doping technique (see fig. 1.8).



Fig.1.8 Widely used inverted staggered structure of transistor in A and B types. Note that in type A, the gate insulator, intrinsic and  $n^+$  doped a-Si:H are deposited in single deposition, top passivation layer deposited in separate one, whereas for type B, gate insulator a-SiNx:H, a-Si:H and top passivation layer of a-SiNx:H are deposited in one run, but  $n^+$  in a separate one. From: [9].

Fig 1.8 shows two types of inverted staggered transistors, for convenience, they are called type A and B (differ in the order of deposition of  $n^+$  contacts and top passivation nitride). The transistors are fabricated on a rude/glass materials to reduce the cost using standard semiconducting processing technique such as photolithographic patterning and etching. The fabrication process of transistor is as follows: metal (typically Cr) coated glass are patterned (by means of photolithograph on the metal layer) and placed in the chamber of PECVD reactor where source gases, silane (SiH<sub>4</sub>) and ammonia (NH<sub>3</sub>) are introduced for the deposition of both

silicon nitride and amorphous silicon layers. In the fabrication of type A transistor, the gate insulator silicon nitride, the active layer intrinsic a-Si:H and the  $n^+$  a-Si:H for the contacts are deposited consecutively. Then, a metal layer (Cr or Al or Mo) is evaporated on the semiconducting layers and then the transistor channel is defined by etching away the top metal and  $n^+$  a-Si:H layer by photolithography.

#### 1-4-2 Electronic Behavior of TFT's

Both of the mentioned structures operate in a similar fashion, that is, when a positive bias is applied to the gate, electrons are induced at insulator/film interface in an amount of  $C_{ins}V_G/q$ . For small gate voltages, until the threshold voltage, these electrons will be localized in the deep states of the amorphous silicon, beyond this threshold, a linearly increased amount of induced electrons as a function of gate voltage will be mobile, contributing to conductivity (i.e., the transistor switches on, and a current flows between source and drain). The n<sup>+</sup> layers serves to reduce the contact resistance between contact metal and intrinsic amorphous silicon.

For the application of negative gate bias, in spite of induced hole accumulation at the interface, the resulting current along the hole channel is not enough since  $n^+$  contacts cannot supply enough holes to sustain a significant current on one side (the  $n^+$  layer should have been replaced by  $p^+$  one), on the other side these available holes have very low mobility (nearly two orders of magnitude less than that of the electrons). Nevertheless, this hole channel formation, despite its little practical significance, may be used to investigate eventual instability mechanisms in a-Si:H.

#### 1-4-3 Current Voltage Relation

The reasons for choosing a-Si:H as the semiconducting material are as follows: (1) dopability of a-Si:H both n- and p-types leading to p-n junction based devices, (2) possibility of deposition over large areas at low temperature allowing low cost substrates such as ordinary glass, (3) good interface properties between a-Si:H and other thin film materials, (4) the off current of a-Si:H TFT is very low (order of pA) due to its high resistivity, and (5) non-toxicity feature yields the wide

acceptance of a-Si:H among many candidates to make TFT. Due to higher mobility of electrons, n-type a-Si:H is grown on amorphous silicon nitride (a-SiNx:H) thin film to form TFT structure. a-SiNx:H gate dielectric, the a-Si:H channel and a top nitride passivation layer are all deposited in one run of glow discharge technique (i.e., PECVD). Source and drain contact are grown later on protecting passivation layer. The derivations done for c-Si MOSFET are also valid in a-Si:H TFT except a-Si:H TFT operates in accumulation mode whereas MOSFET operates in inversion mode [11]. For formulating the I-V characteristic, the following conditions are assumed: (1) the carrier mobility is constant in the channel, (2) the gate capacitance is constant and independent of the gate voltage, (3) the source and drain electrodes are ohmic, (4) initially,  $n_0$  charge density exist in the semiconductor and finally (5) the longitudinal electric field is greater than the transverse field in the channel.



Fig.1.9 Schematic view of MISFET. Channel length (L), the channel width (Z), and the insulator thickness (d) are important parameters.

Application of a gate voltage V<sub>G</sub> induces a density  $\Delta n(x)$  of electron at the position x in the channel region and the following relation may be established:

$$e\Delta n(x) = \left(\frac{C_N}{x_{si}}\right) \left[V_G - V(x)\right]$$
(1.1)

where  $x_{si}$  is the semiconductor thickness,  $C_N$  is the gate capacitance per unit area  $(=\varepsilon_N/x_N)$  and V(x) is the drain voltage at x from the source. If  $x_{si}$  is sufficiently small, the drain current  $I_d$  is given by

$$I_d = x_{si} Z[\sigma_0 + \Delta \sigma_0(x)] E_x$$
(1.2-a)

$$= x_{si} Ze\mu_n [n_0 + \Delta n_0(x)] E_x$$
(1.2-b)

where  $\sigma_0$  and  $\Delta\sigma(x)$  are the initial and the incremental conductivities due to  $n_0$  and  $\Delta n(x)$ , respectively. Inserting eqn.1.1 into eqn.1.2-b leads to

$$I_{d} = Z\mu_{n}C_{N}\left[ex_{si} n_{0}/C_{N} + V_{G} - V(x)\right]\frac{dV(x)}{dx}$$
(1.3)

Integrating both sides along the channel results

$$\int_{0}^{L} I_{d} dx = Z \mu_{n} C_{N} \int_{0}^{V_{d}} \left[ e x_{si} \, n_{0} / C_{N} + V_{G} - V(x) \right] dV(x)$$
(1.4-a)

$$I_{d} = \mu_{n} C_{N} \left( \frac{Z}{L} \right) \left[ (V_{G} - V_{T}) V_{d} - V_{d}^{2} / 2 \right]$$
(1.4-b)

where the threshold voltage  $V_T \equiv -\frac{ex_{si}n_0}{C_N} \propto n_0$  (1.4-c)

For image sensors, TFT must satisfy the following criteria: The value of the "ON" resistance must be around  $10^6 \Omega$ , while "OFF" resistance must be above  $10^{14} \Omega$  and the parasitic capacitance must be low. Typical TFT drain current vs. gate voltage is shown in fig. 1.10. TFT uses the linear region of I<sub>D</sub> vs. V<sub>D</sub> during the operation of image sensor. In this regime, the "ON" resistance of TFT can be expressed as [12]

$$R_{on} = \frac{V_{SD}}{I_{SD}} = \left[ C_N \mu (V_G - V_T) W / L \right]^{-1}$$
(1.5)

where W and L are the width and length of the TFT, respectively. For  $x_N$ = 3000 Å and  $\mu_n$ = 0.8 cm<sup>2</sup>/Vs, R<sub>ON</sub> becomes  $R_{on} = 25[(V_G - V_T)W/L]^{-1}$  MΩ. Therefore a MΩ order is achieved by taking W/L ratio as 1-5 and V<sub>G</sub>-V<sub>T</sub> as ~10 V with V<sub>T</sub> in the range of 0-2 V. In the sub-threshold region where V<sub>G</sub><V<sub>T</sub>, a high off resistance is obtained (~10<sup>15</sup> Ω).



Fig.1.10 Typical drain current vs. voltage relation, for top, bottom and dual gate TFT structures. From [9].

#### 1-4-4. Alternative Structures

In the inverted staggered structure, the channel is induced on one side only of the amorphous silicon. However, by means of putting an extra layer over the top passivating layer (see fig. 1.11), a second gate can be formed and a channel induced on the top side of the a-Si:H, yielding an increase of the transistor current (shown in fig 1.10). The increase of the current may be explained as follows; in dual gate mode, the field lines originating from the gates cannot penetrate as deeply into the a-Si:H as they can in single gate case due to the field from the opposite gate. In other words, charge is distributed closer to the interface causing increasing the fraction of the total charge situated in the extended states. In light of this information, it is expected that the threshold voltage of the transistor decreases, enhancing the current compared to single channel mode.



Fig. 1.11 Putting a second gate on top silicon nitride yields a dual gate TFT structure. Keep in mind that electron accumulation can be induced on both sides of a-Si:H, doubling current through device.

Another way to improve the current is by shortening the channel length of the device. With the special techniques, less than 1  $\mu$ m channel length could be produced but large area technologies (especially in display and printers) requires the channel length below 10 $\mu$ m. To remove this contradiction, the device structure can be turned 90° (see fig1.12). However, since the large horizontal area of the source and drain contacts relative to the thickness of the spacing insulator, many field lines from the drain will terminate on the back of the a-Si:H, creating an electron channel that leads to a higher off currents, engineering features could be applicable to remove the effect but results a complicated structure and increase the cost.


Fig. 1.12 Another alternative TFT structure, a vertical source and drain contacts are formed in horizontal layers, separated by spacer a-SiNx:H.

# 1-4-5 Effects of Contact metals and Candidate semiconducting/insulating films to improve TFT Performance

Even though two mask processes is able to achieve a displays, the trend for many today's prototypes is toward fewer masks, generally speaking, more complicated structure. Almost all of these transistors are classified as inverted staggered with a-SiNx:H/a-Si:H channel interface. In contrast to changing the transistor structure, other features (such as contact metal in one side and insulator film(semiconducting) on the other side) reduce the possibility of transistor failure. For example, instead of Cromium (Cr) and Aluminum (Al), a tantalum (To) alloy as gate line material helps to substantially reduce the line resistivity. Moreover, using double insulator layers (such as tantalum oxide over silicon nitride) avoids the problem of pinholes in the nitride while still using the good interface properties of the silicon nitride/amorphous silicon interface. Nowadays, the high dielectric constant materials (known as high-k materials, one of them is tantalum oxide) allows for a smaller gate voltage. In addition to that, instead of a-Si:H, µc Si may be used as a semiconductor due to its higher mobility.

In summary silicon based hydrogenated amorphous films [ with their p and n type dopability, their field effect behavior, their ability to be deposited on large area at low temperature on low cost substrate within the same plasma reactor (PECVD), their compatibility with the existing crystalline silicon based microelectronic technologies, their improved optical properties (higher optical absorption) and their adjustable band gap from IR to UV by various alloying process ] constitute a whole so called amorphous silicon technology for large area opto-electronics. However, the main drawback of this technology is metastability or degradation problems, originated from continuous evolution of the atomic configuration within the amorphous materials under the functioning circumstances. The following chapter is devoted to the defect chemistry behind these metastabilities.

## **CHAPTER 2**

# DEFECT CHEMISTRY- METASTABILITIES IN AMORPHOUS SILICON BASED ALLOYS:

## 2-1 Metastabilities in a-Si:H Thin Films-Defect Pool Model

The permanent defect creation and removal mediated by the hydrogen migration has been considered as the reason of these metastabilities. The local bonding environments of hydrogen atom within these hydrogenated amorphous materials and its eventual motion under external stresses (such as temperature, electric field, illumination etc...) are not well understood. Several attempts has been made, leading to famous defect pool model, first proposed by Smith and Wagner [13] and later developed by Powell et all [14]. Let us remind the main points of this model. First it has been carried out that the density of localized energy level  $E_{vt}$  of weak bonds (WBs) or tail states  $g(E_{vt})$  is exponentially decaying as a function of  $E_{vt}$  from the edge of extended states  $E_v$ , deep inside the energy gap  $(= N_{v0} \exp \frac{E_v - E_{vt}}{E_{v0}})$  with  $E_{v0}$  being disorder parameter, depending on the material

and its growth conditions) as shown in figure 2.1 below.



Fig.2.1 Illustration of the conversion of WB into DB leads to change of the electron (from a bonding state  $E_{vt}$  in the valance band to non-bonding state  $E_D$  in the gap).

There is a thermodynamical equilibrium between the existing WB density d(WB) of average energy  $E_{vt}$  (between  $E_{vt}$  and  $E_{vt}+dE_{vt}$ ) and dangling bond (DB) density d(DB) of average energy  $E_D$  (between  $E_D$  and  $E_D+dE_D$ ):  $d(WB)_{eq} = d(DB)_{eq} \exp \frac{U_F}{kT}$  with  $U_F$  formation energy. The sum of d(WB) and d(DB) is equal to the potentially adequate WB density for conversion to the DB density of energy  $E_D$ :

$$d(WB)_{eq} + d(DB)_{eq} = g(E_{vt})P(E_D)dE_{vt}$$
(2.1)

where  $P(E_D) = \frac{1}{\sqrt{2\pi\sigma^2}} \exp\left[-\frac{(E_D - E_{DM})^2}{2\sigma^2}\right] \equiv$  fraction of potentially available WBs

(defect pool) for DB creation at the average energy  $E_D$  with  $E_{DP}$  = most probable DB energy,  $\sigma$  = pool width (which is a characteristic measure of the actual disorder together with  $E_{v0}$  of the tail state distribution). Note that in the above relation (2.1), WBs corresponding to each infinitesimal interval  $dE_{vt}$ , have been considered as different chemical species; all the WBs from energy  $E_v$  to  $\infty$  should be integrated [15-17].

# 2-1-1 Role of Hydrogen in defect creation



Fig 2.2. Schematic model for the weak bond-dangling bond conversion

The chemical equilibration process due to the interconversion of the WBs and DBs contains an inconsistency since a configuration where two DBs at the same site contradict the ESR experiment which points out an isolated neutral DB. As this pair could not move away from each other at relatively low temperature, an interstitially mobile species, the hydrogen atom, might intervene in the microscopic process [18,19] through schematic illustration of the chemical reactions below:



Fig 2.3. The eventual hydrogen involved (or mediated) equilibrium or equilibration. Note that in the first picture, two defects are formed, one originated from the isolated SiH bond, the second (SiHDSi) originated from the singly hydrogenated SiSi bond( i.e.,  $SiH + (SiSi)_{WB} \leftrightarrow DB + SiHDSi$ ). However, for the second case, SiSi bonds can have only zero or two H atoms which means that the correlation energy (the energy cost of putting second electron the bond) for Н negative а in occupancy is  $(2SiH + 2(SiSi)_{WB} \leftrightarrow 2(DB) + (SiHHSi)).$ 

$$SiH + (SiSi)_{WB} \leftrightarrow DB + SiHDSi$$
 (2.3-a)

$$2SiH + 2(SiSi)_{WB} \leftrightarrow 2(DB) + (SiHHSi)$$
(2.3-b)

In the reactions above, the hydrogen atom is strongly bound to Si (binding energy of Si-H is about 3-4eV). This bound hydrogen might be released from this site to mobile (or interstitial) site through multiple excitation along "localized" states between SiH site and mobile site. As a result, interstitial hydrogen (H<sub>1</sub>) and interstitial hydrogen site (I) should be introduced as species involving in the equilibrium or equilibration via the following chemical reaction:

$$SiH + (I - H_I) \leftrightarrow DB + H_I$$
 (2.4-a)

$$(SiHDSi) + (I - H_I) \leftrightarrow SiSi + H_I$$
 (2.4-b)

$$(SiHHSi) + (I - H_I) \leftrightarrow (SiHDSi) + H_I$$
 (2.4-c)

According to reaction 2.4-a, which states that DB defect formed on the isolated SiH site should not be energetically favorable (due to the energy considerations since SiHDSi DB concentration, by far, exceeds that of the isolated DB concentration, so isolated DB's are omitted). Consequently, the eq. 2.4-b and c become the main reactions of equilibrium and equilibration: this microscopic model involves the release of a mobile interstitial hydrogen atom (H<sub>I</sub>), from a SiHHSi complex in the valance band tail to create one DB (SiHDSi) (depicted in the fig 2.4.)

 $(SiHHSi \leftrightarrow SiHDSi + H_{I})$   $(SiSi + H_{I} \leftrightarrow SiHDSi)$ 



Fig 2.4 Schematic illustration of H diffusion through the network. Note that the mobile H inserts into a SiSi bond at remote site to give a second DB.

The addition of the above two successive reactions gives an overall reaction:

$$(SiHHSi) + (SiSi) \leftrightarrow 2(SiHDSi)$$
 (2.5)

As to correlation energy  $U_H$  of H atom, the last reaction can be expressed as follows: for the case of  $U_H < 0$ , taking into account the energy distribution of both WBs and DBs, the above relation represent the superposition of very large number of reactions. In this respect, for most SiSi bonds, the hydrogen correlation energy is negative, and then the reaction (2.5) would be right to left side only. However, for the case of  $U_H>0$ , singly H occupied SiSi sites are favored leading to SiHDSi type DB defect sites, as a result the reaction (2.5) would be from left to right. In other words, as the isolated DBs, originated from isolated SiH sites are neglected, for the evaluation of DB density, SiHDSi sites should be considered. After applying the law of mass action and little algebra, the following relation is obtained:

$$\frac{\delta[SiSi]_{eq}}{\delta[SiHD]} = \left(\frac{N}{H}\right)^{1/2} \exp\left[\frac{E_v + E_D' - 2E_{vt}}{kT}\right]$$
(2.6)

where  $\delta[SiSi]_{eq}$  represents the equilibrium concentration between  $E_{vt}$  and  $E_{vt}+dE_{vt}$ with  $\delta[SiSi]_{eq} = \delta[SiSi]_{total} - \delta[SiHDSi]$ . While  $\delta[SiSi]_{total}$  is the density of all the WB states between  $E_{vt}$  and  $E_{vt}+dE_{vt}$  which would form (potentially) DB defects between  $E_{D}$  and  $E_{D}+dE_{D}$  and represented by eq.(2.1). In the light of this information, the changes in DB defect density can be expressed as;

$$dD(E_{D}, E_{vt}) = \frac{g(E_{vt})P(E_{D})dE_{vt}}{1 + (N/H)^{1/2} \exp\left[\frac{E_{v} + E_{D}' - 2E_{vt}}{kT}\right]}$$
(2.7)  
$$dD = \frac{g(E_{vt})P(E_{D})dE_{vt}}{1 + \exp\left[\frac{E_{v} + E_{D}' - 2E_{vt} + 1/2\ln[N/H]}{kT}\right]} \text{ with } E_{D}' = E_{D} + kT \ln\left[\frac{f^{0}(E_{D})}{2}\right]$$
(2.8)

Defining a new parameter  $(2\xi \equiv E_v + E_D + kT \ln[f^0(E_D)/2] + kT \ln[N/H])$  cause the integration splitting;

$$D(E_D) = \int_{E_v}^{\infty} dD(E_D, E_{vt}) = \int_{E_v}^{\infty} \frac{g(E_D)P(E_D)dE_{vt}}{1 + \exp[2(\xi - E_{vt})/kT]} = \int_{E_v}^{\xi} + \int_{I_1}^{\infty} = I_1 + I_2$$
(2.9-a)

with  $I_1 \approx \int_{E_v}^{\xi} N_{v0} \exp\left[\frac{E_v - E_{vt}}{E_{v0}}\right] \frac{1}{\sqrt{2\pi\sigma^2}} \exp\left[-\frac{2(\xi - E_{vt})}{kT}\right] dE_{vt}$  (a Boltzmann fraction of

WB are converted) (2.9-b)  
and 
$$I_2 \approx \int_{\xi}^{\infty} N_{\nu 0} \exp\left[\frac{E_{\nu} - E_{\nu t}}{E_{\nu 0}}\right] \frac{1}{\sqrt{2\pi\sigma^2}} \exp\left[-\frac{(E_D - E_{DM})^2}{2\sigma^2}\right] dE_{\nu t}$$
 (all the WB are converted)

converted)

Performing integration and taking  $E_v \equiv 0$  yields the famous defect pool model that relates equilibrium density of states (DOS) among WBs, DBs, electronic free carriers and the mobile interstitial hydrogens with each other,

$$D(E_{D}) = \left[\frac{2}{f^{0}(E_{D})}\right]^{\frac{kT}{2E_{v0}}} P\left(E_{D} + \frac{\sigma^{2}}{2E_{v0}}\right)\gamma$$
(2.10-a)

with 
$$\gamma = \frac{2N_{\nu 0}E_{\nu 0}^{2}}{2E_{\nu 0}-kT} \left[\frac{H}{N}\right]^{\frac{kT}{4E_{\nu 0}}} \exp\left[-\frac{\left(E_{DM}-\frac{\sigma^{2}}{4E_{\nu 0}}\right)}{2E_{\nu 0}}\right]$$
 (2.10-b)

In the light of this information, the hydrogen contribution is two fold: (i), the hydrogen atom, mobile under various external stress (such as illumination, annealing, etc...) might be bound in a weak bond (WB) and then create an isolated DB defect; second, it decreases the defect chemical potential (actual defect formation energy)

by providing extra entropy,  $S_H (= S_H = -k \ln \left[ \frac{D(E_D)}{[H]P(E_D)} \right]$ ), since there are several

orders more hydrogen sites than DB defects (in other words, a DB defect at energy  $E_D$  gains an extra entropy from those hydrogen sites that would also form a DB defect at the same energy  $E_D$ ).

As during the film growth at the temperature interval of 200-300 °C, the amphoteric nature of a neutral DB (i.e., it can release its electron or capture an extra one) leads to three different defect distributions [18,19] (see fig. 2.5) (negatively charged one, located below Fermi level  $E_F$ , neutral one around  $E_F$ , and positively charged one above  $E_F$ ). Note that all effects affecting  $E_F$  might create instability of DB defects [20]. The effect of these various charge states is twofold also in the calculation of defect chemical potential: first the average energy  $\langle E_D \rangle$  of the electrons in the DB states may be expresses as follows:

$$\langle E_D \rangle = E_F f^+(E_D) + E_D f^0(E_D) + (2E_D - E_F + U)f^-(E_D)$$
 (2.11)

with  $f^+$ ,  $f^0$  and  $f^-$  are the probabilities of the DB defect in each charge state[21];

$$(f^{+})^{-1} = 1 + 2\exp[(E_F - E)/kT] + 2\exp[(2E_D - 2E + U)/kT]$$
 (2.12-a)

$$f^{0}/f^{+} = 2\exp[(E_{F} - E)/kT],$$
 (2.12-b)  $f^{-}/f^{+} = \exp[(2E_{D} - 2E - U)/kT]$  (2.12-c)

with  $f^+ + f^- + f^0 = 1$ .

Second, the extra entropy,  $S_e \left(=-k \left[f^+ \ln f^+ + 2 f^0 / 2 \ln f^0 / 2 + f^- \ln f^-\right]\right)$ , gained by different possibilities of charge states should be taken into account [22]. Consequently, considering the effect of both the hydrogen and various charge states, the chemical potential of DB defect at  $E_D$  becomes [18]:

(2.13)



Fig.2.5 Density of each charge component within the gap at T=200  $^{\circ}$ C (a) and 40  $^{\circ}$ C (b), respectively. From: [12].

At the growth temperature, there is an immediate equilibrium among WBs, DBs, electronic free carriers and interstitial hydrogen with each other. At room temperature, the above situation is almost frozen-in with three different defect

distributions within the gap (see 2.5), the charge state of each one can be changed from positive to neutral, from neutral to negative by changing  $E_F$  or by making electronic transition from valance to these localized states in spectroscopic characterizing techniques (such as DLTS). Keeping in mind the shift in energy of negatively charged DB distribution due to the positive correlation energy of its pair of electrons; the above cited three different distributions (i.e.,  $D_e$ ,  $D_h$  and  $D_z$ ) become six different distributions ( $D_e^{+/0}$ ,  $D_e^{0/-}$ ,  $D_z^{+/0}$ ,  $D_z^{0/-}$ ,  $D_h^{+/0}$ ,  $D_h^{0/-}$ ) covering the whole energy gap [18] as shown in fig.2.6. If the amount of DB density is above 10<sup>18</sup> cm<sup>-3</sup>, like a-SiCx:H films, the hopping electrical conductivity seems highly probable at any energy level of its energy gap.



Fig.2.6 Density of states splits into +/0 and 0/- for (a) n type, (b) intrinsic and (c) p type a-Si:H. From: [12].

#### 2-2 Electronically Active Defects in a-SiNx:H Thin Films

Apart from Si-H bond [23] and nitrogen dangling bonds [24], nowadays there is a consensus that silicon dangling bonds [25-26] (denoted by  $K^0$ ) are responsible for charge trapping in a-SiNx:H film. In detail,  $K^0$  center is comprised of an unpaired electron on a silicon atom bonded to three nitrogen atoms in stoichiometric and N-rich (x=1.6) a-SiNx:H alloys.



Fig. 2.7 Schematic view of the K center, an unpaired electron highly localized on a silicon atom bonded to three nitrogen. From [9].

These centers are amphoteric and paramagnetic when neutral and is detectable with the electron paramagnetic resonance (EPR). A change in spin and charge state leads to diamagnetic positively and negatively charged Si sites, denoted by  $K^+$  and  $K^-$  centers, respectively. It is believed that a-SiNx:H film consist of positively and negatively charges Si sites.

Upon application of external agent such as UV-illumination and charge injection (discussed in chapter 6), these centers turns out to be  $K^0$  centers and change the charge states from positive to negative and/or negative to positive, depending on the gate polarity of applied gate bias, with the following reaction, respectively:

K<sup>+</sup>+K<sup>-</sup>+ 
$$hv \rightarrow K^0$$
  
K<sup>+</sup>+2e→K<sup>-</sup>  
K<sup>-</sup>+2h→K<sup>+</sup>

Indeed, the chemical reactions above are tested by Kanicki et all combining EPR, capacitance voltage and charge injection measurements on a-SiNx:H films and suggested that UV light simply cause an optical rearrangement of spin and charge states. In addition, they correlate the decrease in the paramagnetic K<sup>0</sup> center concentration with the increase in positive (negative) charge density in both UV-illuminated and virgin a-SiNx:H film. These discussion on a-SiNx:H is also the base of our charge carrier injection model discussed in chapter 6.

#### 2-3 Recapitulation of localized defects in a-SiCx:H Thin Films

Let us outline and resume the eventual main points on the defect chemistry expected within a-SiCx:H thin film which may be considered also as Si, C and H alloy. In order to analyze the structure of a-SiCx:H alloy, both a–Si:H and a-C:H structures should be in mind. The properties of this alloy change more or less as a function of the values of x from x=0 (pure a-Si where tetrahedral sp<sup>3</sup> like hybrid covalent  $\sigma$  type bonding is dominant) to x=1 (pure a-C where all three types of covalent two center hybrid  $\sigma$ -like sp<sup>3</sup>, sp<sup>2</sup>, and sp<sup>1</sup> bonding coexist together with  $\pi$ -like relatively multicentered bonding [27].

In this respect, for x < 0.5, both Si-Si homonuclear bonds, and Si-C heteronuclear bonds, for x  $\approx$  0.5 mainly Si-C heteronuclear bonds and for x> 0.5 both Si-C and the above cited different types homonuclear C-C bonds are expected.

Parallelly to these possible bonding changes on passing from Si-rich (x<0.5) to C-rich (x> 0.5) alloy, both the configuration and the amount of hydrogen and localized defects are different [27-32]. In other words, for silicon rich films, ideally the whole structure might be considered as a sp<sup>3</sup>-like  $\sigma$ -bonded network (4 coordinated with only bond angle and bond length distribution). This ideal structure is too much strained, even hydrogenation could not decrease sufficiently the average coordination number for complete relaxation; the elastic strain is relieved by unavoidable generation of dangling bonds (DB) throughout the structure.



Figure 2.8. (a) Bonding orbital diagram of a-Si. Note that a-Si is tetrahedrally coordinated by four neighboring silicon atoms; the eight  $sp^3$  hybridized orbitals are split into four bonding and antibonding orbitals, yielding the localized states, (b) tetrahedral structure of  $sp^3$  hybridized silicon and carbon atoms

For a bit more clarity, let us revise the DB generation in a-Si:H: since each atom is free to move in 3 dimensions, fixed bond lengths and bond angles can be  $N_c(\bar{z}) \leq$ achieved if degree of freedom (3) only with  $N_c(\bar{z}) = (z/2 + z(z-1)/2)\bar{z}^2/2$  where the first term in parenthesis is the number of stretching and the second one is the number of bond bending, respectively. In this respect, a-Si with  $z \approx 4$  is overconstrained (or over coordinated) network. The alloy of pure a-Si with hydrogen in an 10 % amount (since the best films have only 10 % of H) yields z (=4(1-x)+x=4-3x)=3.7 that states that a-Si:H still remains relatively overconstrained.

For carbon rich films, the eventual relaxation should be different from that of the above outlined one [27]. Let us outline the main points to be more understandable. It is known analogously to the organic molecules that the carbon element is able to build all sp<sup>3</sup> (tetrahedral or spatial), sp<sup>2</sup> (trigonal or planar) and to a lesser amount sp<sup>1</sup> (divalent or linear) hybridized  $\sigma$ -like C-C two center bondings in the formation of carbon based structures depending on the local atomic configuration and production conditions.

In the first stage of hybridization process, one of the two electrons at  $2s^2$  is excited to the empty  $2p_z$  state (sp<sup>2</sup> hydridization); in the second stage of linear combination of the  $2s^1$  and  $2p_x^1$ ,  $2p_y^1 2pz^1$  orbitals form the hybrid orbital (sp<sup>1</sup> hybridization) (see fig.2.9). The driving force behind the planar and linear configurations of sp<sup>2</sup> and sp<sup>1</sup> like  $\sigma$ -bonding respectively is the coexistence of  $\pi$ -bonding. Omitting the less probable sp<sup>1</sup> case, the  $\pi$ -bonding, formed by sideway overlapping of unhybridized free atomic  $p_z$  orbitals perpendicularly on either side of C-C sp<sup>2</sup> orbitals together with the identical configuration of all 3 sp<sup>2</sup>-like  $\sigma$ -bonds, favors the planar structure of sp<sup>2</sup>-like trigonal bonding connected with 120° angle (depicted in fig.2.10-a).

|                 | C ato           | m grou          | und sta         | ate             |
|-----------------|-----------------|-----------------|-----------------|-----------------|
| 1s <sup>2</sup> | 2s <sup>2</sup> | 2p <sub>x</sub> | 2p <sub>y</sub> | 2p <sub>z</sub> |
| ↑↓              | ↑↓              | ↓               | →               | Empty           |

|                 | C atom           | sp³ hyb          | ridizati         | on               | C atom sp <sup>2</sup> hybridization C ato |                  |                  | atom s           | m sp <sup>1</sup> hybridization |                       |              |              |              |              |
|-----------------|------------------|------------------|------------------|------------------|--------------------------------------------|------------------|------------------|------------------|---------------------------------|-----------------------|--------------|--------------|--------------|--------------|
| 1s <sup>2</sup> | 2sp <sup>3</sup> | 2sp <sup>3</sup> | 2sp <sup>3</sup> | 2sp <sup>3</sup> | 1s <sup>2</sup>                            | 2sp <sup>2</sup> | 2sp <sup>2</sup> | 2sp <sup>2</sup> | 2pz                             | 1s <sup>2</sup>       | 2sp1         | 2sp1         | 2py          | 2pz          |
| ↑↓              | Ļ                | ¥                | Ļ                | ¥                | ↑↓                                         | Ļ                | ¥                | ¥                | $\downarrow$                    | $\uparrow \downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$ |
|                 | -                |                  |                  |                  |                                            | 1                | 1                | Unh              | ybridiz                         | zed                   |              | Ur           | ↓<br>hybri   | ↓<br>dized   |

Fig. 2.9 Sp<sup>3</sup> (tetrahedral), sp<sup>2</sup> (trigonal/or planar) and sp<sup>1</sup> (linear) hybridization of the carbon atom.

This spatial correlation leads to planar clusters of hexagonal rings (graphitic structure, see fig.2.11-a). In there, electron probability distribution above and below the ring are continuous and these six electrons belong to the structure as a whole (i.e., not to any particular pair of atoms). The electrons in these extended  $\pi$ -orbitals are delocalized (or multicentered) within each such cluster and they are, by the way, weakly bound compared to  $\sigma$  electrons. The stability of the structure increases by increasing the number of rings taking place in the cluster [33]. On the other hand, for  $sp^1$  case, the existence of two unhybridized  $p_v$  and  $p_z$  orbitals of a site should lead to linear structure along the interaction of the mutually perpendicular y and z planes along which  $p_v$  and  $p_z$  are lying respectively (see fig.2.10-b). Returning to the relaxation phenomenon within a carbon rich a-SiCx:H films, the interpretation of σbonded and  $\pi$ -bonded networks should be in mind. In other words,  $\sigma$ -bonded network (as in a-Si case) might have tendency to relieve strain by bond angle/bond length distortions with generation of randomly distributed dangling bonds while the  $\pi$ -bonding (through interaction between adjacent  $\pi$ -orbitals) places a strong constraint on the network of sp<sup>2</sup> sites to keep them as planar sheet of 6-folded rings. As a result of these two competing tendencies, the eventual strain is expected to be relieved by breaking  $\pi$  bonds beyond a certain size rather than  $\sigma$ -bonds since the  $\pi$ bond breaking requires less energy. The boundary regions of  $\pi$  bonded islands should be disordered tissue of sp<sup>3</sup> sites; in other words, the film might be considered as a two phase structure, a relatively more conductive first phase of  $\text{sp}^2$  based  $\pi\text{-}$ bonded clusters embedded in a relatively more resistive second phase of sp3bonded disordered matrix. . Electrical conduction might be mainly limited by the matrix region with relatively larger energy gap which might constitute barrier against the motion of  $\pi$ -electrons confined within the graphitic clusters with relatively smaller

gap  $\left[ energy \, gap \propto \left( \frac{1}{cluster \, size} \right)^{1/2} \right]$  [27,34-36]. In other words, the electrical conduction between more or less distant graphitic clusters might be by hopping through localized states or by tunneling respectively (will be discussed elusively in

chapter 6).



Fig 2.10.(a) The structure of sp<sup>2</sup> hybridized carbon atoms and  $\sigma$  and  $\pi$  bonds. Note that 3 planar sp<sup>2</sup> –like  $\sigma$ -bonds are formed together with an unhybridized free or delocalized p<sub>z</sub> orbitals, perpendicular to the plane of the 3 sp<sup>2</sup> orbitals, available to form the subsidiary (produced by sideway overlapping of p<sub>z</sub> orbital)  $\pi$  bond with other atoms. (b) Schematic representation of triple bonded (sp<sup>1</sup>) hybridized carbon atoms

It is expected that hydrogenation encourages sp<sup>3</sup> bonding structure over sp<sup>2</sup> one by transforming the hydrogen unsaturated  $H_2C=CH_2$  configuration into a hydrogen saturated  $H_3C-CH_3$  one and then it dismantles the relatively larger graphitic clusters into smaller size one. Consequently, on the contrary of Si rich a-SiCx:H film, the hydrogenation of carbon rich film lowers the defect density, neither by saturating dangling bonds (DB) nor by more tightly binding the valence electrons (H-C on sp<sup>3</sup> site and H-C on sp<sup>2</sup> site have almost the same binding energy), but by reducing the graphitic cluster size by promoting sp<sup>3</sup> over sp<sup>2</sup> bonding and thereby increasing defect creation energy (due to the increased energy gap) and decreasing their thermodynamic probability [27].



Figure 2.11. a) Hexagonal rings formed by the combination of three sp<sup>2</sup> hybridized carbons, b) and c) The formation of  $\pi$  bonds, d) The structure of graphite.

In carbon rich a-SiCx:H film, although the graphitic clusters (and their boundaries) containing  $\sigma$  and  $\pi$  bonding, have the possibilities of generating both  $\sigma$  and  $\pi$  coordination defects, the  $\pi$  defects are expected to be dominant due to their lower creation energy and they might take place around the Fermi level (or halfway between bonding  $\pi$  and antibonding  $\pi^*$  states) [27,36]. The coordination defect states within the tetrahedrally sp<sup>3</sup> bonded matrix, i.e.,  $\sigma$ -like dangling bonds (DB) at both carbon site (C<sub>3</sub>) and silicon site (Si<sub>3</sub>) may be simultaneously present. As the electron is more tightly bound to the carbon site than silicon site such that their corresponding energy levels  $E_{C_3} < E_{Si_3}$ ; charge transfer from neutral Si<sub>3</sub> site to neutral C<sub>3</sub> might be possible, the energy level of the resulting  $Si_3^+$  and  $C_3^-$  centers should be located on either side of the Fermi level.



Figure 2.12  $\pi$  state spectra of a) ethylene, b) planar rings with N=5-8, c) three fused rings, and four fused six-fold rings, d) single graphite layer, e) layer containing two five-fold and two seven-fold rings. II)  $\pi$  band density of states for compact clusters of fused 6-fold rings of increasing size [34-36].

The coordination defect states within the tetrahedrally sp<sup>3</sup> bonded matrix, i.e.,  $\sigma$ -like dangling bonds (DB) at both carbon site (C<sub>3</sub>) and silicon site (Si<sub>3</sub>) may be simultaneously present. As the electron is more tightly bound to the carbon site than silicon site such that their corresponding energy levels  $E_{C_3} < E_{Si_3}$ ; charge transfer from neutral Si<sub>3</sub> site to neutral C<sub>3</sub> might be possible, the energy level of the resulting  $Si_3^+$  and  $C_3^-$  centers should be located on either side of the Fermi level.



Fig.2.13 Schematic band diagram of carbon rich a-SiCx:H film [34,36].

This picture is too simple since DB energy is site dependent, instead of discrete single energy level, Gauss-like distributed density of states (DOS) within the gap is expected [15,16]. Moreover, the DB creation mechanism should be roughly revised in the light of the famous defect pool model [14,17,18].



Fig 2.14. (a) Schematic electronic band structure of carbon rich a-SiCx:H, (b) The band tail variation of a-Si<sub>1-x</sub>  $C_x$  and eventual defect levels. From []34-36].

### **CHAPTER 3**

# MASK MAKING AND PHOTOLITHOGRAPHICAL TECHNIQUES FOR VLSI

# 3.1 Introduction

Many of the technologies that have enabled advances in miniaturazition were first developed for microelectronics and allow both lateral and thickness control in the creation of strucutures. The same processes that have allowed for decrease in size also allow parallel production of many devices. Thousands or millions of transistor or other devices can refashioned simultaneously on one chip the size of thumbnail, and many chips preprocessed at the same time on one wafer. The key steps in the process of creating these structures are; lithography and pattern transfer. Integrated circuit fabrication techniques all rely on lithography. The basic process involves covering and object with a thin layer of material that can be patterned but will resist subsequent processing and protect the material underneath. Photolithography is the most widely used form of lithography and is likely to continue to be so for the near future. To clarfiy the the point, the following discussion are made.

# 3.2 Mask Fabrication

It can be defined as the process of transferring geometric shapes (≡"patterns"≡ parts of a circuit) from a mask to the surface of Si wafer. In this process, there are two stages; (i) fabrication of masks, (ii) pattern transfer from the mask to Si wafer surface.

#### **Photo-mask fabrication**

UV-Visible light transparent glass plates are used for photomasks. Glass plates are coated with Cromium layer (hard mask) or emulsion (≡ light sensitive, becoming opaque after illumination). Let us discuss how a desired pattern (or reticle or die) can be obtained on a Cr coated glass:



There exist various sorts of photoresist (PR). The conventional PR is a three component materials, consisting of the ; (a) matrix material, (b) sensitizer and (c) solvent.

- (a) matrix material (≡ resin): it forms the bulk of the PR, it is inert to the radiation but it provides the mechanical properties ( thickness, flexibility, adhesion, etch resistance of the PR film).
- (b) Sensitizer (≡ inhibitor): it is photoactive component. The molecules of this component under radiation (in the range 2000-4500 Å) are broken (≡photo scission). Therefore, this photochemical reaction changes the solubility of the PR film in an appropriate solution called developer. As a result, the regions of PR exposed to the radiation become soluble in the developer whereas the non-radiated regions remain intact (≡ resistant) in the developer. The sensitizer, being a "dissolution inhibitor" before illumination, becomes a dissolution enhancer after illumination.
- (c) Solvent: it keeps the photo-resist in the liquid state until it is applied to substrate which has to be processed (it is volatile).



Fig.3.1 Coating of PR on susbstrate.

Note that PR may be either positive (+) or negative (-) and their effect was shown below;



Fig.3.2 Effect of (+) and (-) PR

However, the higher resolution capabilities of (+) PR renders it the exclusive choice for very large scale integrated (VLSI) circuits.

4) pattern (or reticle or die) generation on the PR coated sample: pattern generation is to reduce any image to set of rectangles each specified by a height (H), and width (W), by X and Y center coordinates and by an angle  $\theta$  relative to the coordinate axes. Combo Pattern generator at hand is used to produce a pattern on the PR coated sample to fabricate the mother mask and then using utility of image repeater (IR) of Pattern Generator, final mask pattern is obtained. It uses Hg arc lamp as UVlight source and its spectrum is given in fig.3.3.



Fig.3.3 Hg arc lamp spectrum

Pattern generator uses H (405 nm) and G (436 nm) lines on Cr coated glass but E (546 nm) line is applied on emulsion type one. The pattern generator produces 10X reticles created by a photo-composition process utilizing a variable aperture assembly and sequentially exposing discrete rectangles on a sensitized plate (either Cr or emulsion type). The configuration of the image is determined by digital design information provided on 9 track magnetic tape. The reticles produced by the pattern generator are used in the manufacture of electronic integrated circuits.

The pattern generator camera is the basic electromechanical photographic component of a staging system. The pattern generator accepts the controller commands and produces a reticle image by progressively exposing a sensitized plate to a light source. The exposure is made through a rectangular aperture, the size and angular rotation of which are controllable. The sensitized plate is vacuum-clamped to the movable X-Y stage assembly, which is precisely positioned under the camera.



Fig.3.4 Schematic illustration of Pattern Generator.

The placement of each exposure on the plate is achieved by moving the stage underneath the aperture turret. The stage moves along the X-axis, parallel to the short side of the granite block. One side of the stage rides on the Y-segment of the stage or gantry, which moves along the Y-axis, parallel to the long side of the granite block. Both segments glide on frictionless air bearings.



Fig.3.5 Schematic view of electro-mechanic control of Pattern Generator

The size of the aperture in terms of height (H or L or V) and width (W) of the opening is determined by the position of two sets of blades in the object plane of the pattern generator camera. Each set opens symmetrically about the optical axis to achieve the dimension commanded by the controller. One pair of blades establishes the length (distance along the Y-axis at 0 degree angle). The other pair similarly establishes the opening width. The aperture "image" is projected through 10X

reducing lens to the sensitized plate so that final size agrees with the commanded dimension.

The angle at which the rectangular image is placed on the plate is determined by rotation of the turret on which the aperture blades are mounted. The zero reference for rotation is the centerline between the width blades, parallel to the Y-axis. Rotation range is 0 to 90 degrees counter-clockwise as viewed above the turret; therefore, at the 0 degree position the width blades are parallel to the Y-axis, and at the 90 degree position the width blades are parallel to the Y-axis (shown in fig.3.6).

In addition to the two pairs of variable aperture blades and rotating turret, the camera assembly contains an automatic gauge focusing system and light source. The light source assembly contains the lamp, lamp box, light condenser and exposure control circuits.

#### FUNCTIONAL DESCRIPTION

The pattern generator is used to produce precision photo-masks for the semiconductor industry. The specific pattern to be constructed is described by a series of machine commands contained on magnetic tape. The final product is an image of the pattern ptohographically produced on glass.

The pattern is composed of rectangular elements; however, the very large number of elements which may be specified on the magnetic tape input allows a limitless range of complex patterns to be produced. The pattern generator automatically reads each sets of specifications for an elementary rectangular images, positions the glass with the precision of its twin laser interferometers, and adjusts its aperture to these values. When all of these conditions are met, a flash occurs which exposes the rectangular image on the photo-sensitive plate (see fig.3.6). Because of the bearing suspension system, this precision operation is fastspeed of 50 flashes per second have been achieved. A pattern consisting of tens of thousands of flashes can typically be produced in less than an hour.

The glass blank accommodated by the machine can vary from 2 by 2 inches to 8 by 10 inches; the typical product is produced on a 3 by 3 inch or 4 by 4 inch square blank.

The size of the exposed area is established by dimensional length and width commands. The angular orientation of the rectangle is similarly controlled through 90 degrees of rotation. The placement of the rectangle on the sensitized plate is controlled by dimensioned commands of stage movement in the X and Y axes. Fig 3.6 shows how the component images are used to construct a simple pattern from several exposure rectangles.



Fig.3.6 Image structure of pattern.

The pattern generator creates a circuit pattern in accordance with the tape recorded data that may be checked and verified before the process begins. Through the terminal, the operator can insert variable commands, dimensions, etc. The controller processes these commands and uses them to control the equipment.





Top view: it is 10x or 5x times enlarged dimensions/final dimension.

8) Multiplication of the pattern (reticle); the previously fabricated reticle in step 7 should be regularly repeated on a new glass plate or directly on silicon wafer by image repeater (see fig.3.7) reducing the size of mother mask to 1x (by lens system).



Fig.3.7 Schematic illustration of mask production via the image repeater utility of pattern generator

# 3.3 Resolution

The resolution of a lithographic process in a practical (industrial) sense is the ability to print (or resolve) minimum size images under conditions of manufacturing variation (≡ ability of distinguishing closely spaced objects). The resolution of a lithographic process can be limited by many aspects of process sequence; (a) hardware (optical limitations such as diffraction, lens aberrations (either geometric or chromatic)(chromatic aberration is eliminated in general by filters). Mechanical stability of the system. (b) properties of PR related chemical operations (baking, developing and etching).

The hardware resolution is imposed mainly by diffraction effects (not only by lens aberrations because here almost perfect optical elements are used in modern camera). Resolution due to the diffraction can be related via  $R = 0.61 \lambda/NA$  with NA= numerical aperture (NA=n sin $\theta$ ). A larger angle of collection leads to better resolution. This benefit has a price because the depth of focus  $\kappa = \pm \frac{\lambda}{2} / (NA)^2$  is inversely proportional to (NA)<sup>2</sup>. Therefore, one can be easily outside the focal plane due to the flatness variation of the substrate. Hence, there is a compromise between R and  $\kappa$ . To overcome the resolution limitation, e-beam lithography has been developed. In other words, another way to get beyond the diffraction limit of radiation based lithography is to use electrons or atoms to expose the resist. Diffraction does not limit the resolution of electron-beam lithograph because the quantum mechanical wavelengths of high energy electrons are exceedingly small. Electrons scatter quickly in solids, limiting practical resolution to dimensions greater than 10 nanometers-significantly greater than current demands of any practical technology. Electron-beam lithography has demonstrated resolution as small as 2 nanometers (0.02 microns) in a few materials. Electron beam technology, however, is limited in usefulness because an electron beam must be scanned across the entire wafer.

#### **Photo-lithographical Processes:**

The aim of (photo) lithographical processes is to be able to reproduce the pattern on mask within a film (SiO<sub>2</sub>, a-SiNx:H) with fidelity.

The film should be removed (=etched) selectively within the resist window(s) by etching; etching could be either wet or dry:

1) wet etching: the resolution of etching process is measure of the fidelity of pattern transfer which can be qualified by two parameters; B=etch bias, A<sub>f</sub>= degree of anisotropy= $1 - \frac{v_l}{v_v}$  where v<sub>l</sub> is lateral etch rate, v<sub>v</sub> is vertical etch rate respectively. If v<sub>i</sub>=0, perfect fidelity is achieved whereas for the case of  $v_l \approx v_v$  bad fidelity occurs.

On the other hand,  $B(\equiv d_f - d_m)$  represents the difference in lateral dimension between etched image and mask image. In other words, B describes the degree of undercutting (see fig.3.7). Examples of wet etchings of common materials in microelectronic fabrication environment: a) silicon, b) silicon dioxide, c) Al. a) etching solution is the mixture of HNO<sub>3</sub>/HF in  $H_2O$ ; first HNO<sub>3</sub> reacts with silicon to form a-SiNx:H then HF dissolves this oxide away and so on, b) for a-SiNx:H, etching solution is HF/H<sub>2</sub>O mixture, here HF reacts with a-SiNx:H (dissolve it) but it does not attach Si itself. Etch rate would be 1000 Å/min, c) for the case of AI etching, the etching solution is  $H_3PO_4/HNO_3/H_2O$ .  $H_3PO_4$  oxidizes the AI to form  $AI_2O_3$  and the rest is as explained before. Unfortunately, the wet etching presents several critical problems for micron and submicron geometries although it has an excellent selectivity (= the ratio of etch rate between different materials, resist mask and underlying material (substrate)). The disadvantage of wet etching can be classified: (i) undercutting due to the isotropic etching, (ii) PR can lose adhesion in most solutions, (iii) as geometries decreases (< 1µm), the surface tension of etch solutions can cause the liquid to bridge the space between two resist stripes, etching of the underlying film is thereby precluded, iv) large volume of dangerous solution.

2) Dry (or plasma) etching exhibits viable solution to the problems encountered with wet (liquid) etching. It is almost anisotropic, has very little etch bias (undercutting). However, this dry etching has poor selectivity.



Fig.3.8 Comparison of dry (plasma) and wet(liquid) etching.

If samples are placed on grounded electrode, plasma etching or plasma deposition occurs. The chemical reaction taking place in plasma are often very complex which in general remain ("ill understood" or) unknown. However, the following reaction types may be cited: (a) excitation, (b) dissociative attachment, (c) dissociation ( $\equiv$  fragmentation without ionization since ionization requires more energy), (d) ionization and (e) dissociative ionization. The role of plasma in etching (and deposition) processes is two fold ( $\equiv$  a combination of chemical and physical processes): (1) creation of chemically reactive species (chemical), (2) supply of energetic radiation ( $\equiv$  directional, leading to anisotropic processes). They are principally ions, electrons and photons. These radiation alter the surface chemistry. Events occurring both in the gas phase and at the substrate surface would be homogeneous type (I,ii, vi, see fig.3.9) and heterogeneous type reactions (iii, iv and v), respectively.

(i) generation of reactive species (radicals), (ii) diffusion of radicals towards the substrate surface, (iii) adsorption on the surface, (iv) reaction, (v) by product desorption (vi) diffusion of this b product from the surface into the bulk of gas phase. Note that if any of these individual processes do not occur, the overall deposition (or etching) cycle terminates.



Fig.3.9 Illustration of events occurring in the plasma reactor.

#### 3.4 PREPARATION OF PATTERN DATA ON MAGNETIC TAPE

#### Specification of magnetic tape:

Combo Pattern generator has a Hewlett Packard digital magnetic tape reader unit (HP 7970B). The tape unit is one of two basic types which are distinguished by the technique used to record data on magnetic tape. These recording techniques are referred to as "Non-Return-to-Zero-Inverted" (NRZI) and "Phase Encoded" (PE). There is a difference and the two techniques are not interchangeable. Hence, if a tape is written in NRZI, it must be read by NRZI tape units; likewise PE. HP 7970 is designed to write and/or read tapes using the NRZI techniques. Unfortunately, the tape unit at hand is not able to write data, only reads the NRZI coded magnetic tape. For that reason, in order to write data on a magnetic tape, another tape reader unit, HP 7974A, is used that has capable of writing/reading data recorded either NRZI or PE coded.

NRZI is written either seven or nine-track. NRZI data, for the purpose of recording on magnetic tape, is coded in one of two ways. One requires seven bits per character; the other, nine bits per character. Both of these codings include one bit for parity (a method of error detection). It is apparent that data coded in seven bit characters is written on a tape in a seven track format. Nine bits per character then requires a nine track format. Moreover, digital magnetic tapes are recorded at different densities, simply stated in terms of bytes per inch (BPI) of tape. HP NRZI tape unit support densities of 200, 556 and 800 bpi for seven track and 800 BPI for nine track. Phase encoded tapes are always recorded at 1600 BPI. Data with the mentioned density (either 800 or 1600 BPI) is written on a magnetic tape that has to have a write enable ring installed on the back of the reel. This ring, when in place, allows write operations. Moreover, as shown in fig.3.10, beginning of tape (BOT) and end-of-tape (EOT) has light reflecting tabs placed on by the tape supplier. The tape reader unit finds the beginning and end of the tape by detecting light reflected by these tabs.



Fig.3.10 Tape threading.

# PATTERN GENERATOR INPUT DATA:

The pattern produced by the pattern generator is made up of large number of individual rectangles as described above. Commands describing an individual rectangle can be entered through the keyboard or from magnetic tape. Because a typical pattern requires thousands of such rectangles, its impractical to compose an entire pattern from the keyboard. In typical operations, nearly all rectangles are described in the magnetic tape input and the keyboard mode is used only for adding correction flashes.

A single magnetic tape will generally contain information describing several patterns. The pattern generator software can space down to a particular job, execute the pattern described and wait for the glass blank to be changed before executing another job. A magnetic tape would be organized as:



Job data are grouped into 800 character block (400 words with 2 characters per word). The fist character in the block must be start of record symbol, a cent sign (¢) when describing in EBCDIC (also known as old IBM format), or less than (<) when transcribing in ASCII format. The last valid character in a block must be end of record symbol. The standard Electromask format (see fig.3.10) requires 9-track, NRZI mode, EBCDIC tape character set. Also shown are the equivalents for recording ASCII characters on magnetic tape. Tapes must be recorded in characters that match both the hardware and software of a specific pattern generator, For compatibility with the largest number of machines, 9 track, NRZI mode, EBCDIC characters and odd parity are used. As seen in the fig.3.11, X (Y) is the X(Y) coordinate of rectangle position, W is the width of rectangle, V is the height of rectangle (vertical), U is the angular orientation of rectangle and Z(= end of job) and S(= flash command) are the control characters.

|                                                                                                                   |                      |                                                         | Others                                          | (Octai)                                        |                                           |     |
|-------------------------------------------------------------------------------------------------------------------|----------------------|---------------------------------------------------------|-------------------------------------------------|------------------------------------------------|-------------------------------------------|-----|
| G Significance                                                                                                    | Symbol               | Binary                                                  | Octal                                           | Hxdec                                          | ASCII                                     | BCD |
| art of Record*                                                                                                    | ¢ or <               | 01001010                                                | 112                                             | 4A                                             | 74                                        | 76  |
| nd of Record                                                                                                      |                      | 01001011                                                | or 113                                          | 4B                                             | 56                                        | 73  |
| nd of Job                                                                                                         | Z                    | (11100010)                                              | 351                                             | E9                                             | 132                                       | 31  |
| ash Command                                                                                                       | S                    | 11100010                                                | 342                                             | E2                                             | 123                                       | 22  |
| Position                                                                                                          | x                    | 11100111                                                | 347                                             | E7                                             | 130                                       | 27  |
| Position                                                                                                          | Y                    | 11101000                                                | 350                                             | E8                                             | 131                                       | 30  |
| ectangle Width                                                                                                    | W                    | 11100110                                                | 346                                             | E6                                             | 127                                       | 26  |
| ectangle Height                                                                                                   | V                    | 11100101                                                | 345                                             | E5                                             | 126                                       | 25  |
| ectangle Angle                                                                                                    | U                    | 11100100                                                | 344                                             | E4                                             | 125                                       | 24  |
| umerical Values                                                                                                   | 0                    | 11110000                                                | 360                                             | FO                                             | 60                                        | 12  |
| umerical Values                                                                                                   | 1                    | 11110001                                                | 361                                             | FI                                             | 61                                        | 01  |
| umerical Values                                                                                                   | 2                    | 11110010                                                | 362                                             | F 2                                            | 62                                        | 02  |
| umerical Values                                                                                                   | 3                    | 11110011                                                | 363                                             | F3                                             | 63                                        | 03  |
| umerical Values                                                                                                   | 4                    | 11110100                                                | 364                                             | F4                                             | 64                                        | 04  |
| umerical Values                                                                                                   | 5 001                | 11110101                                                | 365                                             | F5                                             | 65                                        | 05  |
| umerical Values                                                                                                   | 6                    | 11110110                                                | 366                                             | F6                                             | 66                                        | 06  |
| umerical Values                                                                                                   | 7 001                | 11110111                                                | 367                                             | F7                                             | 67                                        | 07  |
| umerical Values                                                                                                   | 8                    | 11111000                                                | 370                                             | FA                                             | 70                                        | 10  |
| umerical Values                                                                                                   | 9                    | 11111001                                                | 371                                             | FB                                             | 71                                        | 11  |
| art/End of Text                                                                                                   | solinison, " pourom  | 01111111                                                | 177                                             | 7F                                             | 42                                        | 37  |
| umerical Values<br>umerical Values<br>umerical Values<br>umerical Values<br>art/End of Text<br>art-of-record symb | 6<br>7<br>8<br>9<br> | 11110110<br>11110111<br>11111000<br>11111001<br>0111111 | 366<br>367<br>370<br>371<br>177<br>s-than symbo | F6<br>F7<br>FA<br>FB<br>7F<br>ol (< ) for othe | 66<br>67<br>70<br>71<br>42<br>er systems. |     |

Fig.3.11 Tape character sets.

In the light of discussion above, pattern (produced by AutoCAD dxf file) are fracturated into rectangles through ASM 2600 software for Electromask Pattern generator. Fig. 3.12 shows a typical image (formed by AutoCAD drawing program) and its parts of equivalent data record for pattern generator job data in electromask format (ASCII format).



<X200270Y44500V3000U0SY47500SX203 700Y45570W860V5140SX201985Y48570 W2570V860U0SY46000V860SX205415Y4 8145W850V1710U0SX206270Y46430W86 0V1720SX208840Y48145W860V1710SX20 7985Y46430W850V1720SX207130Y44285 W860V2570SX210560Y44500W860V3000 SY47500SX212700Y43430W3420V860U0 SY48570SX211845Y46000W1710V860SX" END JOB 220 FLASHES "Z.

Fig.3.12 Typical mask layout prepared by AutoCAD and its corresponding Electromask format output after the image is fracturated via ASM 2600 software.

There are four types communications way between instruments with computers; these are GPIB (equivalently HPIB), SCSI, RS 232 and TCP/IP. Since the tape reader unit (HP7974A) has an GPIB interface installed by HP, to communicate with the drive via computer, National Instrument GPIB card was installed and configured. To record the pattern data on a magnetic tape, a software (build in Borland C code) was developed as well as to read the prerecorded data on tape. The most important trick on the software is that the data should be sent in odd parity together with parallel poll should be enabled. Otherwise, GPIB error occurs. Also, in order to issue commands to the tape drive must first be addressed to listen (according to Read Data from tape or Write Record). After the listen addresses has been sent to the drive, the next message is expected is a secondary address commands. In fact, all tape commands like Read record, write gap, set density, rewind, move forward (backward) one file are sent via secondary addresses of the drive. To clarify the point, the GPIB message sequence should be

UNT/UNL (Untalk/unlisten)

MLA (my listen address)

MSA (tape command)

UNL/UNT (unlisten/untalk)

If the wrong sequence is selected, again GPIB error occurs. Before applying write record command (=5, tape command), tape density has to be set to 800 NRZI format (via tape command 18) and then with the mentioned GPIB sequence, write record command is sent to the drive unit. Similarly, other commands are issued. In addition to that, one must keep in mind that pattern data should be recorded in 800 bytes block (i.e., data should be divided into 800 bytes long files) in EBCDIC format onto 9 track magnetic tape with the sequence BOT/EOF/JOB data. Hence, finally, magnetic tape that contain pattern data are prepared and ready to use.

# 3.5 PLASMA ENHANCED CHEMICAL VAPOR DEPOSITION-PECVD

#### 3.5.1 Introduction

Low energy plasmas are partially ionized gases composed of ions, free electrons, atoms, molecules and free radicals. These plasmas are used in a wide variety of film processes, such as plasma enhanced chemical vapor deposition
(PECVD), plasma etching. Unlike other thin film techniques, such as molecular beam epitaxy and chemical vapor deposition (CVD), plasma processes are not at thermal equilibrium and the dynamics of these processes are not well described by equilibrium thermodynamics. Due to the complexities of plasma systems, many reaction mechanisms remain unknown, including those for material deposition.

Radicals have long been assumed to be the most important species in plasma depositions due to their relative reactivities and abundance in these systems. While traditional empirical methods of PECVD thin film analysis supply much needed information, the development of new plasma processes is severely limited by the lack of understanding of the chemistry occurring in these systems. Therefore, a solid understanding of the chemistry taking place at the plasma-surface interface during plasma processing is crucial for optimization of existing processes and to drive the development of new materials.

As mentioned above, unlike thermal plasmas (such as the sun), processing plasmas are not in thermodynamic equilibrium. In the bulk of plasma, the electron temperature is much higher than either the ion temperature or the neutral gas temperature. Although both electrons and ions gain energy from an external applied field, the elastic collisions with neutral molecules are numerous for both species. Because of the light masses of electrons compared to neutral molecules, little kinetic energy is transferred during collisions whereas similar masses between ions and neutrals yields a significant kinetic energy transferred between them. As known, in elastic collisions, kinetic energy and momentum are conserved physical quantities. Assuming the initial kinetic energy of neutral molecules is zero, the energy transformation within the head on collision approximation can be expressed as

$$E_{trans} = \frac{4m_e m_n}{\left(m_e + m_n\right)^2} E_0$$
 (3.1)

where  $m_e$  ( $m_n$ ) is the mass of electron or ion (neutral molecule),  $E_{trans}$  is the energy transferred and  $E_0$  is the initial kinetic energy of the ion or electron. This expression states that ions loose energy rapidly in collision with neutral molecules and they equilibrate to the same temperature. However, electrons (though they undergo

many elastic collisions) loose little kinetic energy (supplied by external applied field) due to the mass difference (see the expression 3.1). Thus, kinetic energy of electrons are much higher than ions or neutral molecules.

Because of the greater mobility of electrons over ions, electrons are lost preferentially to the surfaces of the plasma reactor which results in a positively charged sheath surrounding all surfaces in the reactor (see fig 3.12).



Fig.3.13 Potential distribution in the plasma reactor. Note also that plasma sheaths (dark area) occurs around surface in contact with the plasma.

Plasma sheaths are characterized by very low electron densities and appear as dark area adjacent to surfaces in contact with the plasma. Ions accelerated across this sheath are known as bombarding ions due to their high energy and plays an important role in reactive ion etching.

Another factors that makes plasma systems difficult to characterize is that they can exist in many different modes. All modes can be classified as either high density (such as inductively coupled rf discharges, microwave discharges and electron cyclotron discharges) or low density. The most common type of low density plasma is a parallel plate capacitively coupled discharge shown below:



Fig 3.14. A simplified view of capacitive or Radio frequency (RF) diode plasma reactor. Also, typical numbers in plasma and its constituent pairs (electrons, ions) is given.

## PECVD SYSTEM

Among various deposition technique, PECVD (glow discharge) is the most common method to deposit a-Si and its alloys (such as a-SiCx:H and a-SiNx:H); the former has found applications in solar cells, flat panel displays, photoreceptor and photo resist materials while the latter is used as gate dielectrics and barrier coatings in microelectronic devices, as capacitors in dynamic random access memory cells and in the micro fabrication of sensors and actuators. Here the various aspects of the chemistry of plasmas used for producing thin films of a-SiCx:H and a-SiNx:H will be investigated in the following subsections. Let us look at the main points of PECVD deposition system at hand (shown in fig.3.15 and 3.16).

For initiation of the plasma, the radio frequency (RF) power with a certain amplitude  $V_0$  (large enough to cause the breakdown of process gas) is applied to the reactor. A typical reactor (see fig.3.15 and 3.16) consists of a source of power for the discharge (RF in our case), a gas inlet arrangement, a deposition chamber that holds the pair of electrodes and a substrate heating assembly, a pumping system.



Fig 3.15. Schematic illustration of PECVD reactor at hand.



Fig 3.16. Gas cabinet system associated to PECVD system.

## Radio Frequency (RF) Diode

One of the more popular configurations of processing reactors is the rf diode which consists of two electrodes that are capacitivley coupled, typically with one electrode powered by RF and the other grounded.



Fig.3.17 Schematic illustration of RF diode

The RF is usually 13.56 MHz, a frequency chosen to avoid interference with communication equipment. In the rf diode, the electrons respond to the instantaneous changes on the RF fields, while the heavier ions only respond to time averaged changes. The plasma provides high energy for the dissociation of the feed gas, while the thermal temperature remains relatively low. Processing plasmas typically have electron temperatures in the range of 1-8 eV, densities of 10<sup>8</sup>-10<sup>13</sup> cm<sup>-3</sup>, and exist over a range of pressures roughly from 100 millitorr to 1 Torr.

Upon application of field with amplitude  $V_0$  and frequency lower than the RF range, the ions created during the breakdown cannot fully extracted from the inter electrode gap in one half of the cycle while electrons are easily extracted due to their light masses. If the frequency is increased up to the RF range (25 kHz-25 MHZ), the electrons have insufficient time to drift to the electrode during the positive half cycle; thus these electrons oscillate in the inter electrode gap. Consequently, upon application of the RF power to the reactor, with a certain potential, discharging occurs in the inter electrode gap of the reactor. As a result, created electrons and positively charges ions constitute glow discharge with a potential  $V_p$  in the reactor (see fig.3.18)



Fig 3.18. Potential distribution in PECVD reactor. Note that there are three main regions:  $V_B$ , grounded electrode, plasma potential,  $V_p$  and powered electrode,  $V_A$ .

One should keep in mind that the ground potential in the reactor is always negative with respect to plasma, as a consequence, the substrate surface on the grounded electrode should more or less suffer the positive ion bombardment. The potential on the powered electrode is also negative with respect to plasma potential; at the negative half cycle of the applied RF signal, positive ions from the discharge are accelerated towards the power electrode. These ions remove electrons from the electrode surface in order to be neutralized and leaving behind a positive charge on the electrode surface. On the other hand, as for the positive half cycle, the electrode collects electrons. Due to lighter mass of the electrons compared to ions, the electric field makes them accelerates more rapidly to the electrode. Thus during the two halves of first cycle, many more electrons than ions are collected, yielding the negative charge. For the subsequent cycles, the negative charge building increases up to the steady state where at negative cycles in coming electrons are repelled and incoming ions are attracted more strongly up to a certain value, in there, electron concentration is equal to ion concentration. Hence, this averaged negative charge piles up at the electrode causes a negative dc offset voltage  $V_{dc}$  called self bias on the powered electrode shown in fig 3.18.



Fig. 3.19 I-V characteristic of the plasma

The I-V characteristic of the plasma (see fig.3.19) suggest that it is like a leaky diode, due to great difference in mobility between electrons and ions. During the half of the cycle, positive voltage is applied to the electrode, resulting a very large electron current flows in to the electrode. As for the negative half cycle, negative voltage is applied, a small ion current flows into the electrode. At steady state, the electrode is negatively self biased and zero net current is attained, since the blocking capacitor obstructs charges flowing out. Consequently, both electrodes are at negative potential with respect to the glow discharges. Besides in each electrode, dark regions (ion sheaths) constituted by positive ions without electrons are observed (see fig.3.18). Since the glow discharge region is at a fixed potential, the potential drop mainly occurs on these ion sheath regions.

#### **Gas Inlet Arrangement**

Control of process gas flow is crucial for PECVD system, so an elaborate gas control system (consists of gas cabinet, flow meters and gas pod) has to be owned. The process gases might be reactive and non-reactive. The latter used for purging the system where process gas are delivered. The former (such as silane) should be placed into a cabinet, donated with an exhaust to maintain air flow essential to eliminate any accumulation of process gases within the cabinet due to the fact that these gases are highly explosive and all poisonous. Therefore, most of the plumbing and connections from where gas leaks might probably occur under pressure are stainless steel and uniquely built into the gas cabinet. Additionaly, high quality stainless steel regulators, check valves and cross purge assembles have been utilized for safety reasons and cleanliness of the process. At final stage the master unit of the system has the gas pod where the flow of gases are automatically controlled by a programmable controller. The selection of flow lines are obtained by pneumatic valves since the process gas are flammable. Therefore, in that way, the probability of electrical arcs (might be dangerous in the case of gas leakage) is eliminated, as they operate under pressurized air over four bars. The flow-rate of process gases are controlled at the desired value by mass flow controllers using TYLAN source technique where the flow rate is sensed by a mass flow meter and controlled by an electromechanical servo value.

## **Pumping System**

The pumping system consists of the turbo molecular pump and the roots blower type pump, used for producing and maintaining the low pressure during the operation of both reactors. The larger rotary value type mechanical pump is used as the backing pump of the roots blower and the other one is used for backing the turbo molecular pump. The turbo molecular pump is used to maintain high vacuum in the etching reactor to facilitate the removal of all residuals which may react with the plasma to deteriorate the etching process. Both of the roots blower and the turbo pumps are oil free, thus the impurity control of the process can be obtained as much as the purity of the process gases. The vacuum levels of the reactors are measured by the baratron gauge upto 3 mTorr. The pumping sequence of the reactors is controlled by a programmable timer with respect to pressures measured with gauges.

#### **Deposition chamber**

The reactors of this system are capacitive coupling type in cylindrical shape with diameter of 400 mm. The distance between the electrodes is 40 mm, RF power is applied to upper electrode, made of aluminum and cooled with water. The process gases are introduced into the plasma ambient from the middle of this electrode. Substrates are placed on the lower electrode, grounded and made of anodized aluminum. The temperature of the lower electrode can be controlled between room temperature and 400 °C. the table where the lower electrode is fitted with thermally resistive stand is cooled by water to protect the o-ring of the chamber wall, made of Pyrex glass. The upper electrode is mounted by the hoist assembly and hence sample change times are very short. Additionally, a glove box is supplied to load and unload the substrate or grown films in a clean environment under N<sub>2</sub> flow. This has a load lock to ensure that the atmosphere in the room can not be exposed into while placing the substrate in it.

#### 3-6 Growth of Amorphous Silicon Based Thin Films

Before loading of the substrate into deposition chamber, the following procedure has to be followed up to clean the substrates (Silicon wafers for infrared and electrical characterization, sliced glass and quartz, for ellipsometry and UV-Visible Transmittance).

#### 3-6-1 Cleaning of Substrates

Cleaning procedure for silicon wafers and others shows little difference; as for the former, after samples were boiled in trichlorethylene for 5 minutes, they were rinsed in deionized water (DW)  $H_2O$  and then agitated by ultrasound. The rinsing process was repeated after each step during the cleaning procedure. Later, samples were dipped in  $HCI/H_2O_2$  mixture, with 1/1 mixing ratio, for 10 minutes. As a next step, samples were dipped in  $H_2SO_4/H_2O_2$  mixture, with 2/1 mixing ratio, for 5 minutes. In the last stage, they were washed in running (DW)  $H_2O$  for 5 minutes. Finally, samples were dipped in  $HF/H_2O$  mixture, with 1/10 mixing ratio, about 30 seconds and then washed in running (DW)  $H_2O$  for 15-20 minutes.

On the other hand, as for sliced glasses and quartz substrates, they were dipped in KOH solution and agitated by ultrasound for at least 30 minutes. Subsequently, they were washed by (DW)  $H_2O$ . All the samples were finally dipped in diluted HF, with 1/100 ratio, and washed in (DW)  $H_2O$ . In order to prevent cleaned samples from pollution, the fabrication must start as soon as possible after cleaning.

#### 3-6-2 Deposition of a-Si:H films

The growth of the film on the substrate takes place through the following stages: in the first one, electrons collide with silane to dissociate the silane molecules into a mixture of reactive species of ions and free radicals. The second stage is drifting or diffusion of these species to the surface of the substrate during which time there is a multiplicity of secondary reactions. In the third stage, the different species are adsorbed onto or react with the growing surface and finally,

these species or their reaction products are incorporated into the growing film or are reemitted from the surface into the gas phase.



Fig.3.20. Schematic illustration of the formation on film in the PECVD reactor.

Some of the species generated by primary and secondary collisions.

| Primary                                                          | Secondary                            |
|------------------------------------------------------------------|--------------------------------------|
| e+ SiH₄→SiH₄+e                                                   | $SiH_4+H\rightarrow SiH_3+H_2$       |
| $\rightarrow$ SiH <sub>2</sub> +H <sub>2</sub> +e                | $SiH_4+SiH_2 \rightarrow Si_2H_6$    |
| →SiH <sub>3</sub> +H+e                                           | $SiH_3+SiH_4\rightarrow SiH_4+SiH_3$ |
| $\rightarrow$ SiH+H <sub>2</sub> +H+e                            | $SiH_4+Si_2H_6 \rightarrow Si_nH_m$  |
| $\rightarrow$ SiH <sub>2</sub> <sup>+</sup> +H <sub>2</sub> +e+e |                                      |
| →SiH <sub>3</sub> <sup>-</sup> +H+e+e                            |                                      |
| →SiH <sub>3</sub> <sup>-</sup> +H                                |                                      |
| $\rightarrow$ SiH <sub>2</sub> <sup>-</sup> +H2                  |                                      |

Amongst the various species generated by the primary impact process,  $SiH_3$  has the longest lifetime since  $SiH_2$  react with the parent  $SiH_4$  molecule to form  $SiH_4$  and  $SiH_3$  again. On the other hand, successive collisions of  $SiH_4$  with  $SiH_2$  can create higher silane related species that could continue to grow causing powder formation. The number density of the various species in the plasma that have been detected in a typical glow discharge reactor is shown in fig.3.21.



Fig 3.21. Number density cm<sup>-3</sup> of species in a typical rf glow-discharge plasma. From [12].

All the species shown above, together with some higher silane related species, arrive at the substrate. Most of the growing surface is terminated with hydrogen and will not take up SiH<sub>3</sub> radicals, which is the most abundant species. Bonding of SiH<sub>3</sub> onto the surface needs dangling bonds, and removal of hydrogen from the surface is, therefore, a necessary step in the deposition of films from SiH<sub>3</sub>. Hydrogen can be released from the surface by thermal excitation, or it can be stripped by SiH<sub>3</sub> reacting with SiH to form a dangling bond and SiH<sub>4</sub>. Another SiH<sub>3</sub> molecule migrating alone the surface or arriving directly can then be incorporated in the film. The other radicals like SiH or SiH<sub>2</sub> can be incorporated directly on the hydrogen terminated surface and thus have high sticking coefficient. Under normal deposition conditions, these radicals do not contribute much to the film growth since their density is small. They have an adverse effect on film quality.

## 3-6-3 Deposition of a-SiCx:H films

Once introducing ethelenye over the silane in the reactor to produce a-SiCx:H, film, over the demonstrated silane reaction above, the cross reaction between the radicals of these mentioned two gases also occur [37-39].

 $SiH_2+C_2H_4\rightarrow C_2H_4SiH_2$  (silirane)

In the silane-ethylene mixture the reaction above becomes dominant and it generates silirane molecule. In the deposited films, Si-C bonds, Si-Si and C-C bonds are present (determined through IR analysis, given in Appendix B). Especially, in order to increase the forbidden energy gap of the films, the density of the carbon containing gases must be increased. Unfortunately, this also leads to the formation of aromatic islands of carbon rings, which negatively influences the band gap and electrical characteristics of the deposited film.

### 3-6-4 Deposition of a-SiNx:H films

PECVD deposited a-SiNx:Hy film is usually grown from a NH<sub>3</sub>-SiH<sub>4</sub> gas mixture where x and y vary widely depending on the gas mixture and other deposition parameters, outlined in the section 3.4. Smith et all.[40] investigate the PECVD grown a-SiNx:H film with NH<sub>3</sub>-SiH<sub>4</sub> gas mixture in order to minimize Si dangling bonds and Si-H bonds that being accused of trapping centers. Under low SiH<sub>4</sub> flow and sufficient power to activate the NH<sub>3</sub>, the SiH<sub>4</sub> reacts completely to tetraaminosilane, Si(NH<sub>2</sub>)<sub>4</sub> with the following chemical reaction:

$$SiH_4 + NH_3 \rightarrow Si(NH_2)_4$$

The plasma chemistry is aminosaturated. Si(NH<sub>2</sub>)<sub>4</sub> and the triaminosilane radical then become the precursors for the nitride deposition. Since Si is completely bonded to N in the precursors, films deposited under these conditions contain minute amount (or even no) (< 1%) Si-H bonding. Moreover, because of not all of the excess N is eliminated in the deposition process, the films are N-rich with substantial N-H and some NH<sub>2</sub> bonding. The N/Si ratio of investigated films in this work is 1.6 compared to stoichometric ratio of 1.33 for crystalline Si<sub>3</sub>N<sub>4</sub>. Fourier transform infrared (FTIR) absorption spectroscopy and UV-Visible transmission measurements were performed and results were given in Appendix B as optical probing of grown films.

# 3.7 Factors Influencing Film Quality

The deposition parameters/conditions that control the property of the material as follows:

 Pressure and Electrode Seperation: The voltage necessary to sustain a plasma is defined as the Paschen curve which determine the sustaining voltage as a function of the pressure and the electrode separation.



Fig.3.22. Breakdown voltage vs. P-d product for air, note that The voltage necessary to initiate a discharge is roughly a function of the product of the spacing between electrodes and the pressure. At higher pressures, the discharge voltage increases, making it difficult to start the plasma if the electrode spacing is large.

- ii) In order to have a low sustaining voltage, the pressure is maintained between 0.1 to 1 Torr and the electrode separation between 4 to 6 cm. Higher pressure or larger electrode separation results in many secondary reactions which may cause formation of powder and higher silanes affecting material property.
- iii) Temperature: The substrate temperature plays a key role in determining adatom mobility of the impinging species on the substrate, and a higher substrate temperature results in higher adatom mobility allowing more surface diffusion. This leads to the species to find an energetically

favorable site resulting in a denser material. Higher temperature, however, causes loss of hydrogen from the surface. The dangling bonds generated thereby increase the sticking coefficient and lower surface mobility. The optimum substrate temperature is between 200 to 300 <sup>o</sup>C for typical rf glow discharge deposition.

- iv) Power density: With increasing power density, more polymeric radicals are formed in the plasma that may lead to powder formation. The heavier radicals also have low adatom mobility as they impinge on the surface of the growing film. This results in film grown with higher density of microvoids and leads to poor cell performance. The optimum power density is just above the value at which the plasma can be sustained and is typically 10 to 100 mWcm<sup>-2</sup>.
- v) Gas flow rate: As the gas flow rate decreases, the residence time increases, which may results in depletion of the active species. Matsuda [41] has shown that under these conditions, the calculation of the short-lifetime radicals (including heavy radicals) to the growth rate increases, yielding to poor material quality. An adequate flow rate results in a linear increase in the deposition rate as the power density increases, therefore, it is recommended.
- vi) Hydrogen Dilution: Guha et all [42] has showed in 1981 that film grown with a gas mixture of silane diluted with hydrogen have improved quality. Hydrogen dilution is now used extensively with many different active gases. The vital role of hydrogen dilution is to improve surface coverage that results in increased surface diffusion.

## CHAPTER 4

## ADMITTANCE OF MIS STRUCTURE

#### 4.1 MIS CAPACITOR

#### 4-1-1 Introduction

The control of the insulator and insulator film interface (such as SiO<sub>2</sub>/Si, a-SiNx:H/Si) properties are crucial for the performance and stability of the mentioned insulator/semiconductor material based devices. The charge states of the structural defects and impurities, either in the insulator or at the interface, can modify the energy band structure of the silicon in the vicinity of the interface and thus can lead to modifications in electrical characteristics of devices. These charges in the metal-insulator-semiconductor (MIS) system have gained special importance with the emergence of integrated circuits using MIS structure in thin film transistor as active elements. These circuits are sensitive to the presence of minute traces of charges ( $\approx 10^{10}$  cm<sup>-2</sup>). To simplify the study of the MIS system as prepared under realistic manufacturing conditions, the MIS capacitor is used extensively as a simple test structure. The resulting knowledge of the charges in the MIS capacitors may be used to improve the fabrication techniques and conditions.

The measurements of the admittance of MIS capacitors is a powerful tool for investigating the electronic properties of the different parts of this structure since it is extremely charge sensitive technique. This technique consists of the admittance measurements of MIS capacitors as a function of various parameters such as dc bias voltage, ac voltage modulation frequency, illumination, temperature, etc...In analyzing the experiments, equal importance is attributed to the imaginary (capacitive) and real (conductive) parts of the admittance. The capacitance C, (or conductance G) versus gate voltage V<sub>G</sub> characteristics for various frequencies have been extensively used in the investigations for MIS structures.

#### **4-1-2 CAPACITANCE-VOLTAGE CHARECTERISTICS**

The term capacitance is used in this work to mean differential (or dynamical) capacitance:  $C \equiv \delta Q_m / \delta V_G$  with  $Q_m$  designating the charge on the gate,  $V_G$  applied bias to the gate. On the other hand, keep in mind that the static capacitance  $(C_{st} \equiv Q_m / V_G)$  different from differential capacitance since  $Q_m$  varies nonlinearly with  $V_G$  in some ranges.

The modulation V<sub>G</sub> of the gate bias may be obtained by superimposing a relatively small amplitude a.c voltage  $|\delta V_G = a \exp(j\omega t)|$  on the dc gate bias V<sub>G</sub>. Consider an ideal MIS capacitor shown in fig. 4.1 (with no interface states, insulator charges or work function difference).



Fig. 4.1 Cross section of MIS capacitor

The small signal equivalent circuit of this ideal MIS system for p-type silicon substrate will be discussed; the results may be converted to an n-type silicon substrate system by adequate changes. There are mainly three regions of interest when plotting  $C-V_G$ : Accumulation, depletion and inversion.

i) Accumulation: for sufficiently large negative gate voltages,  $V_G$ , the majority carriers (holes) will be attracted to the surface of silicon (the gate voltage  $V_G$  will be wholly dropped across the insulator). As shown in fig.4.2-a, the measured capacitance will correspond to the insulator capacitance  $C_{ins}$  as a result of the parallel plate capacitor approximation:

$$C_{ins} = \delta Q_m / \delta V_G = \varepsilon_{ins} / x_{ins} (F/unit area)$$
(4.1)



Fig. 4.2 Charge distribution (and capacitance) for different gate voltage values in the MIS structure.

ii) Depletion: when the gate voltage passes from negative to positive region, the free holes will be swept away from the surface region of silicon by the resulting electric field and a space charge or depletion region is formed (depicted in fig.4.2-b).

As the insulator is assumed to be nearly perfect, there is no dc current flow (thermodynamical equilibrium holds) and thus there is no need to solve transport equation; the Poisson equation alone governs the potential distribution  $\psi(x)$ , throughout the depletion region. As the product np of free carriers must remain constant at each point of the depletion region (due to thermodynamical equilibrium), to a decrease of free hole density  $p_p(x)$  should corresponds to an increase of free electron density  $n_p(x)$  towards the interface. As a result the space charge density  $\rho(x)$  may be expressed as:

$$\rho(x) = q \left[ p_{p}(x) - n_{p}(x) + N_{D} - N_{A} \right]$$
(4.2)

The Poisson equation, in one dimension, may be written as:

$$\frac{d^2\psi(x)}{dx^2} = -\rho(x)/\varepsilon_s \tag{4.3}$$

Where  $\varepsilon_s = \varepsilon_0 \varepsilon_r$  with  $\varepsilon_r$  semiconductor relative permittivity, N<sub>A</sub> and N<sub>D</sub> acceptor and donor ion concentration respectively. In the bulk of semiconductor, the equilibrium free carrier concentration  $p_{p0}$  and  $n_{p0}$  are equal to  $p_{p0} - n_{p0} = N_A - N_D$ consequently  $n_p(x)$  and  $p_p(x)$  may be expressed as,

$$p_p = p_{p0} \exp[-q\psi(x)/kT]$$
;  $n_p = n_{p0} \exp[q\psi(x)/kT]$  (4.4)

The expression of the electric field  $E(x)(=-d\psi/dx)$  across the depletion region can be established by solving (4.3)

$$E(x) = \frac{2^{1/2} kT}{qL_D} \left[ \exp(-q\psi/kT) + q\psi/kT - 1 + (n_{p0}/p_{p0}) (\exp(q\psi/kT) - q\psi/kT - 1) \right]^{1/2}$$
(4.5)

Where the parameter  $L_D$ , called extrinsic Debye length is defined as the characteristic screening length of a small charge in an extrinsic semiconductor:

$$L_D = \sqrt{\frac{kT\varepsilon_s}{q^2N_A}}$$
. The expression of the electric field at the semiconductor surface,  $\psi$ ,

is obtained by replacing  $\psi = \psi_s$  and  $\psi_s$  is called surface potential. The space charge Q<sub>s</sub> within the surface region of semiconductor, required to produce this field is obtained by using Gauss law:

$$Q_s = -\varepsilon_s E_s \tag{4.6}$$

For most of practical uses, the depletion approximation may be assumed that is  $p_p=n_p=0$  in the depletion layer and charge neutrality condition holds beyond the depletion layer edge (a step like boundary between neutral bulk and depletion region is assumed as shown in fig. 4.2-b). Within this approximation, the Poisson equation (4.3) yields the potential distribution:

$$\psi(x) = \psi_s (1 - x/x_d)^2 \text{ with } \psi_s = \frac{qN_A}{2\varepsilon_s} x_d^2 \text{ or } x_d = \left[2\varepsilon_s \psi_s/qN_A\right]^{1/2}$$
(4.7)

Where  $x_d$  =depletion region width;  $V_G = V_{ins} + \psi_s$  with  $V_{ins}$  =voltage drop across the insulator. A gate voltage modulation  $\delta V_G$  will induce a modulation  $\delta \psi_s$  of  $\psi_s$ ;  $\delta V_G = \delta V_{ins} + \delta \psi_s$  and this modulation of surface potential, in turn, will induce a charge modulation  $\delta Q_s$  at the edge of depletion region as shown in the fig.4.2-b. According to the parallel plate capacitor model, the capacitance associated with the depletion region can be expressed as :

$$C_d(V_G) \equiv \delta Q_s / \delta \psi_s = \frac{\varepsilon_s A}{x_d(V_G)}$$
(4.8)

This capacitance is in series with that of the insulator capacitance  $C_{ins}$  and the total capacitance C of the system is as

$$C(V_G) = [1/C_{ins} + 1/C_d]^{-1}$$
(4.9)

At the boundary between the accumulation and depletion regions the flat band condition is reached where there is no band bending at the silicon surface, that is,  $\psi_s = 0$ . By expanding in a power series about  $\psi_s = 0$ , the exponential terms in relation (4.5) and (4.7), the depletion capacitance at the flat band condition C<sub>d</sub>(FB) may be derived:

$$C_{d}(FB) \equiv \left(\frac{\delta Q_{s}}{\delta \psi_{s}}\right)_{\psi_{s}=0} = \left(\frac{dQ_{s}}{d\psi_{s}}\right)_{\psi_{s}=0} = \varepsilon_{s}A/L_{D}$$
(4.10)

The total capacitance of the MIS system at flat band condition,  $C_{FB}$ , can be expressed as:

$$C_{FB} = \left[\frac{1}{C_{ins}} + \frac{1}{C_d}(FB)\right]^{-1} = C_{ins}C_d(FB)/(C_{ins} + C_d(FB))$$
(4.11)

iii) Inversion: In the depletion regime, the positive gate charge (Q<sub>m</sub>) is balanced by negative acceptor ions in the silicon depletion layer (fig.4.2-b), however, free electrons as negative charges with increasing concentration towards the interface appear in the depletion region in order to keep the product ppnp constant, when the positive gate bias continues to increase the surface potential  $\psi_s$  increases in the same direction; at  $\psi_s = \phi_F$  the surface of silicon becomes intrinsic (p<sub>p</sub>=n<sub>p</sub>) with  $\phi_F$ being the difference between intrinsic level  $E_i$  in the bulk and the Fermi level (fig.4.2c). Beyond the value  $\psi_s = \phi_F$ , the surface region of silicon is inverted into n-type (a thin inversion layer if formed near the insulator/semiconductor interface, in a region of 20-300 Å depending on bias and doping density). The region from  $\psi_s = \phi_F$  up to  $\psi_s = 2\phi_F$  is called weak inversion. Beyond the limit  $\psi_s = 2\phi_F$ , the electron density at the surface will be exponentially increased and any further increases in positive charge will be balanced almost entirely by the addition of electrons to the inversion layer. The region beyond  $\psi_s > 2\phi_F$  is called strong inversion (fig.4.2-c). During this regime, the depletion layer width, reaching its maximum value does not need to be changed:

$$x_{dm} = \sqrt{4\varepsilon_s \phi_F / q N_A} \tag{4.12}$$

In accumulation and depletion bias regimes, the charge modulation in response to a gate voltage modulation, arises from majority carrier flow (here holes) in and out of the silicon depletion region. The majority carrier supply (or loss) may be considered instantaneous within the common frequency ranges (up to a few MHz); in other words the majority carrier charges will follow the ac gate voltage modulation as long as the period of the ac voltage is much longer than the dielectric  $\tau_D (10^{-12} < \tau_p < 10^{-6} \text{ sec})$ . As a result no frequency relaxation time of silicon dependence is expected in accumulation and depletion regime. But in inversion, the charge modulation, is carried out by the minority carrier flow in and out of the depletion region and the minority response time,  $\tau_{\scriptscriptstyle R}$ , is relatively long (at room temperature, for silicon  $\tau_{\scriptscriptstyle R}$  is typically 0.1-1 sec in strong inversion). The main mechanism for getting minority carriers to and from the inversion layer is the generation-recombination of minority carriers in the depletion layer through a bulk trap around the Fermi energy level. Because this response time is very long (compared to the period of ac gate voltage modulation), inversion layer capacitance will be frequency dependent except at very low and high frequencies:



Fig.4.3 Capacitance-voltage characteristics of the ideal MIS structure with energy band structures corresponding to different gate voltage regions.

At low frequencies, the charge modulation in the depletion region is satisfied by the inversion layer, near the film/substrate interface and the resulting capacitance of the MIS system is equal to that of accumulation region,  $C=C_{ins}(fig.4.3)$ 

At high frequencies, the minority carriers can not follow the ac gate voltage excitation, and the required charge modulation for total charge neutrality will be satisfied by the majority carriers flowing in and out of the boundary between the depletion layer and the bulk of silicon. As a result the capacitance of the MIS system, at high frequency, reaches its minimum value  $C_{min}$ , which is the depletion layer capacitance  $C_{dm}$ , in series with the insulator capacitance  $C_{ins}$  (fig.4.2-c and 4.3):

$$C_{\min} = \left[\frac{1}{C_{ins}} + \frac{1}{C_{dm}}\right]^{-1}$$
(4.13)

At intermediate frequencies, the capacitance of the MIS system will be frequency dependent situated between  $C_{ins}$  and  $C_{min}$  (fig.4.3).

## 4-1-3 Local charges obtained from the Flat Band Voltage

The energy band diagram of an ideal MIS structure is shown in fig. 4.4. Here insulator and insulator/semiconductor interface charges and gate metal and silicon work function differences are ignored.



Fig. 4.4 Energy band diagram of an ideal MIS capacitor.

In the ideal case, the band structures of different parts and specially that of the silicon are not affected; in other words, the bands are flat ( $\equiv$  flat-band). On the contrary, in practical MIS structure, there exist various factors which may cause deviations from the ideal band structure of a MIS structure. A rough classification of these factors may be presented as follows:

a) the work function  $\phi_m$  of the gate metal is different from the work function of  $\phi_s$  of silicon; this leads to a band bending at the surface region of silicon at the equilibrium as shown in fig.4.5-(a)



Fig.4.5 (a) Effect of the work function difference, (b) Effect(s) of  $V_G$  on the occupancy of fast surface states through relative shift of  $E_F$  at the interface, (c) Recapitulation of various local charges within a MIS structure.

(When the metal of MIS structure is shorted to the silicon, electrons will flow from metal to the semiconductor or vice versa until a potential will be built up between the two which counterbalance the difference in work functions; in other words the Fermi level will be aligned). To reach again the flat band condition of the ideal case, an amount of gate voltage  $V_{FB}$  should be applied (fig.4.5(a,b)):

$$V_{FB} = \phi_m - \phi_s = \phi_{ms} \tag{4.14}$$

(b) both fixed and mobile ionic charges located within the insulator (fig.4.6): a charge sheet of magnitude Q per unit area, located at a distance x from outer

surface of insulator layer, will induce opposite charges both at the silicon and metal interfaces.



Fig. 4.6 Effect of changes within the insulator, (a) without applied gate bias (i.e., V<sub>G</sub>=0), (b)  $V_G=V_{FB} \neq 0$ 

The induced charge distribution at the silicon surface region will lead to the development of potential distribution in this region according to the Gauss law; in other words, the energy bands are bent, with a maximum band bending  $q \psi_s$  at the interface. For reestablishing charge neutrality or flat band condition at the silicon surface (Q<sub>s</sub>), a certain voltage, called flat band voltage, V<sub>FB</sub>, should be applied to the gate:  $V_{FB} = -x Q/\varepsilon_{ins}$ . As a result, V<sub>FB</sub> depends both on the density and on the location of sheet charge Q within the insulator; when Q is next to gate metal V<sub>FB</sub>=0, when Q is located next to the semiconductor, it will lead to a maximum flat band

voltage:  $V_{FB} = -x_0 Q/\varepsilon_{ins}$ . If there is distribution of charges throughout the insulator layer of volume density  $\rho(x)$ , the corresponding flat band voltage may be obtained by taking the integral of the relation:

$$V_{FB} = -\frac{1}{\varepsilon_{ins}} \int_{0}^{x_{0}} x \rho(x) dx$$
(4.15)

(c) fixed positive surface state charge density which is located near insulator/semiconductor interface in the insulator (within ~ 30 Å) and whose energy levels lie outside of the forbidden badgap of silicon and thus they are permanently ionized independently from the applied gate voltage  $V_G$ . These charges are generally positive, their density depend on growth condition, annealing conditions and silicon orientation. The corresponding flat band voltage will be given by the relation (4.16)

$$V_{FB} = -x_0 Q_{ss} / \varepsilon_{ins} \tag{4.16}$$

with  $Q_{ss}$  = charges per unit area. The total flat band voltage due to the work function difference  $\phi_{ms}$ , ionic charge density  $\rho(x)$  and fixed surface state charge density  $Q_{ss}$  can be written as follows:

$$V_{FB} = \phi_{ms} - x_0 Q_{ss} / \varepsilon_{ins} - \frac{1}{\varepsilon_{ins}} \int_{0}^{x_0} x \rho(x) dx$$
(4.17)

The effect of ionic charge can be considered to be that of an "effective" interface charge density  $Q''_{ss}$ , in addition to the actual value of  $Q_{ss}$  so that:

$$Q_{ss}'' = -\frac{1}{\varepsilon_{ins}} \int_{0}^{x_{0}} x \rho(x) dx , \ Q_{ss}' = Q_{ss} + Q_{ss}'' , \ V_{FB} = \phi_{ms} - x_{0} Q_{ss}' / \varepsilon_{ins}$$
(4.18)

d) fast surface states which are located at the insulator/semiconductor interface due to the interruption of the periodic lattice structure at the surface of a crystal. The energy levels of these states fall within the silicon band gap, consequently the probability of occupancy of a level E will depend on the Fermi Dirac distribution:

$$f(E) = 1/(1 + \exp[E - E_F/kT])$$
 (4.19)

As the difference  $E-E_F$  depends on the band bending magnitude, the occupancy of E will vary as a function of the gate voltage V<sub>G</sub> (fig.4.5-b). These fast surface states will have more or less effect on the flat band voltage following their charge sensitivity varying as a function of the gate voltage (Various sort of insulator and interface charges are schematically shown in fig. fig.4.5-c).



Fig. 4.7 Capacitance-voltage characteristics of the non-ideal MIS structure.

The capacitance-voltage characteristics of a practical MIS structure is deviated from the ideal capacitance-voltage characteristics shown in fig.4.7-a by various factors cited and roughly discussed before: work function difference, insulator charges and fixed positive surface states will shift parallely the ideal characteristics along the voltage axis (fig.4.7-b) but the effect of fast surface states will alter the shape of the C-V curve since the amount of charges in these states depends on the gate voltage as previously discussed (fig.4.7-c).

These fast surface states apart from their effect of the flat band voltage (dc effect) can be charged and discharged in response to a gate voltage modulation; as a result they represent a capacitance component  $C_{ss}$  parallel to the depletion capacitance but the relaxation time ( $\tau = C_{ss}R_{ss}$ ) of these states is very long and they respond only at low frequency. The equivalent circuit of the MIS structure including fast surface state effect is represented in fig.4.8.



Fig.4.8 Equivalent circuits MIS structure having surface states.

It is remarkable that all C-V curves are shifted toward the negative gate voltages. From the magnitude of the flatband shift of the C-V curve, the effective density of interface charges can be determined as discussed in detail before.

#### 4-1-4 Evaluation of Dopants by high frequency C-V Measurement

The ionized dopant impurity profile is obtained by the slope of a  $(1/C_m^2)$  versus V<sub>G</sub> curve, where C<sub>m</sub> is the capacitance measured in depletion at gate bias V<sub>G</sub>. When an incremental charge density dQ<sub>G</sub> is added to the gate of MIS capacitor, the depletion layer edge x<sub>d</sub> changes an amount of dx<sub>d</sub>, then the ionized dopant impurity density at the depletion layer edge, an average distance x<sub>d</sub> from the silicon surface, is N(x<sub>d</sub>) within dx<sub>d</sub> at the depletion layer edge:

$$dQ_G = -qN(x_d)dx_d \tag{4.20}$$

Average ionized dopant impurity density around the position  $x_d$  can be calculated from this equation if  $dQ_G$  and  $dx_d$  are known;  $dx_d$  can be obtained from the measured capacitance  $C_m$  and the gate bias change,  $dV_G$  that is

$$dQ_G = C_m dV_G \tag{4.21-a}$$

$$C_m^{-1} = C_{ins}^{-1} + C_d^{-1}$$
(4.21-b)

where  $C_{ins}$  is the insulator capacitance and  $C_d$  is the depletion capacitance (as given before). The determination  $dx_d$  can be done as:  $dx_d = \varepsilon_s Ad(1/C_{ins} + 1/C_d) = \varepsilon_s Ad(1/C_m)$ . By equating the relations (4.20) and (4.21-a),  $dQ_G = -qN(x_d)dx_d = C_m dV_G = -qN(x_d)\varepsilon_s Ad(1/C_m)$  and solving for N(x<sub>d</sub>) yields

$$N(x_d) = 2 \left[ q \varepsilon_s A^2 \frac{d}{dV_G} \left( 1/C_m^2 \right) \right]^{-1}$$
(4.22)

with the corresponding value of  $x_d$  is found by rearranging (4.21-b) as

$$x_d = \varepsilon_s \Big[ C_m^{-1} - C_{ins}^{-1} \Big] \tag{4.23}$$

The real distribution of impurities was determined experimentally by this method (shown below).



Fig. 4.9 Doping density of Al/p-Si Shottky diode.

#### **CHAPTER 5**

# DENSITY OF STATES (DOS) AT INSULATOR/SEMICONDCUTOR INTERFACE OF MIS STRUCTURE

#### 5-1 DOS by Steady State Capacitance (High-Low)

#### 5-1-1 Introduction

Device based techniques such as ac admittance and DLTS measurements were carried out on MIS structure due to the fact that it is both the backbone of transistors and powerful tool to study the localized charge distribution at the interface which plays an important role in electronic applications. At the interface, inevitable local defects ( $\equiv$  interface traps with capture cross section and density) discussed in chapter 4 exists that alters the properties of MIS capacitor. When the test signal with a high measuring frequency is applied on the metal side, the charge carrier exchange between interface traps and the relevant band cannot occur rapidly, so no contribution occurs to the measured capacitance. On the other hand, for low frequencies, interface traps has enough time to contribute to the measured capacitance. Based on the information above, interface trap density can be studied by comparing the measured capacitances at low and high frequencies, namely High-Low frequency C-V measurements that proposed first by Castagne and later used by Castagne and Vapaille [43]. It is a steady state technique and only interface trap distribution could be obtained via application of mentioned technique. Other dynamic parameter of interface trap (such as capture cross section) can be obtained via ac conductance and DLTS techniques (discussed in the next chapter).

#### 5-1-2 Expression of DOS

C-V technique has been powerful tools in the study of MIS structures to study the electrical properties of interface states. After applying the test signal to MIS structure, the measured differential capacitance will be  $C = dQ/dV_G$ . As long

as the ac voltage can be considered a ' small signal' (i.e., the current response is linear with the voltage), the measured capacitance C ;

$$C = \frac{dQ}{dV_G} = \frac{dQ}{d\psi_s} \frac{d\psi_s}{dV_G}$$
(5.1)

Applied gate voltage on the front contact of MIS structures should be counter balanced by the charges situated at the interface and in the silicon semiconductor. Qualitatively,  $Q_m = -(Q_s + Q_{ss})$ . For a small, infinitestimal change in gate bias,  $dV_G$ , turns the expression as:  $\frac{dQ_m}{dV_G} = \frac{dQ_m}{d\psi_s} \frac{d\psi_s}{dV_G}$ . Provided that the measuring frequency is low enough, both interface and semiconductor charges can contribute and hence  $\frac{dQ_m}{dV_G} = \frac{d(Q_s + Q_{ss})}{d\psi_s} \frac{d\psi_s}{dV_G} = C_{LF} = (C_D + C_{ss}) \frac{d\psi_s}{dV_G}$  with  $C_D = dQ_s/d\psi_s$  (depletion capacitance) and  $C_{ss} = dQ_{ss}/d\psi_s$  (interface state capacitance), respectively. To relate the surface band bending, both Gauss's law and infinitestimal gate bias changes have to be considered:

$$\frac{d\psi_s}{dV_G} = \frac{C_{ins}}{C_{ins} + C_D + C_{ss}}.$$
(5.2)

Then the measured capacitance at low frequency will be

$$C_{LF} = \frac{(C_D + C_{ss})C_{ins}}{C_D + C_{ss} + C_{ins}}$$
(5.3)

On the other side, at high measuring frequency, no contribution comes from  $Q_{ss}$ , in other words,  $Q_{ss} \rightarrow 0$ , then the above expression turns out to be

$$C_{HF} = \frac{C_{ins}C_D}{C_D + C_{ins}}$$
(5.4)

Extracting the depletion capacitance from the measured high frequency capacitance from the relation (5.4) and inserting into eqn.(5.3) yields the interface state capacitance ( $C_{ss}=qN_{ss}$ ) as;

$$C_{ss} = qN_{ss} = \left[\frac{1}{C_{LF}} - \frac{1}{C_{ins}}\right]^{-1} - \left[\frac{1}{C_{HF}} - \frac{1}{C_{ins}}\right]^{-1}$$
(5.5)

Surface band bending as a function of gate bias could also be determined to relate interface state distribution in the silicon band gap through low frequency C-V measurement. Integrating both side of relation (5.2) from flat band voltage towards to strong accumulation and inversion sides leads to variation of band bending as a function of gate bias;

$$\psi_s(V_G) = \int_{V_{FB}}^{V_G} \left(1 - \frac{C_{LF}}{C_{ins}}\right) dV_G$$
(5.6)

Then, interface state distribution in the silicon band gap will be

$$E_{T} - E_{V} = kT \ln(N_{A}/n_{i}) + q\psi_{s}$$
(5.7)

Moreover, the effective interface state density  $N_{ss}$  around the flatband capacitance  $C_{FB}$  can be adopted via the following relation [44]

$$N_{ss} = A^{-1} \left[ \frac{C_{FB} (C_{ins} - C_{FB})}{3qkT \frac{dC}{dV_G}} - \frac{C_{ins}^2}{q^2 (C_{ins} - C_{FB})} \right]$$
(5.8)

#### 5-2 DOS by ac Conductance

#### 5-2-1 Introduction

Dispersion of the capacitance can be used to obtain information about the energy distribution and density of interface states in MIS capacitor. However, the capacitance technique has severe limitations; especially, the difficulty arises while extraction of interface state capacitance from the measured one which consists of insulator capacitance, depletion layer capacitance and interface state capacitance (see eqn. 5.3 in section 5.1). Fortunately, the above mentioned difficulties does not apply to the equivalent parallel conductance because conductance arises solely

from the steady state loss due to the capture and emission of carriers by interface states. Let us look at the loss phenomenon closely; applied small signal stimulus consists of positive and negative half cycle; in the first half cycle, valance bands moves towards the Fermi level, yielding the increase of the average energy of holes in the silicon. Holes at a higher average energy in the silicon will be captured by interface states at a lower average energy, resulting in energy loss. On the other half of the ac signal, conduction band moves towards the Fermi level. Holes in filled interface states now will be at a higher average energy than in silicon. As holes are emitted by the interface states into the silicon, they will lose energy again. Thus there will be an energy loss on both halves of the ac signal and seen as conductance peaks in the admittance measurement.

The admittance derivation of MIS capacitor is given in Appendix A. This derivation includes first an hypothetical single energy traps (single level model), then it is extended to the more realistic distributed energy traps (continuum model), finally it is completed by Gauss like space distributed traps (statistical model). The expression of the conductance  $\langle G_p \rangle / \omega$  (hereafter it is denoted only  $\frac{G_p}{\omega}$  for simplicity throughout the text) corresponding to the last case is resumed below as the most optimized approach:

$$\frac{G_p}{\omega} = \frac{qN_{ss} \left(2\pi\sigma_s^2\right)^{-1/2}}{2\xi} \int_{-\infty}^{+\infty} \exp\left(-\frac{\eta^2}{2\sigma_s^2}\right) \exp\left(-\eta\right) \ln\left(1+\xi^2 \exp(2\eta)\right) d\eta \quad (5.9)$$

where N<sub>ss</sub> surface state density,  $\eta = u_s - \overline{u}_s$  (with  $u_s = e^{\frac{q\psi_s}{kT}}$ ),  $\psi_s$  = surface band bending,  $\xi = \omega \tau_p = \omega (c_p N_A)^{-1} \exp(\overline{u}_s)$  (with c<sub>p</sub>= majority carrier capture coefficient, N<sub>A</sub>= majority doping density),  $\sigma_s$  is the variance of band bending in terms of kT/q.

## 5-2-2 Experimental Consideration

One should keep in mind that  $G_p/\omega$  is not a measured quantity directly from the measured conductance  $G_m$  and capacitance  $C_m$  which contain also series resistance  $R_s$  (due to both the bulk of silicon and contacts) and insulator

capacitance C<sub>ins</sub>, effect. To get rid of their effect and to extract the  $G_p/\omega$ , the following equation has to be considered [45-47]:

$$\frac{G_{p}}{\omega} = \frac{\omega C_{ins}^{2} \left( G_{m} - \omega C_{m}^{2} R_{s} - R_{s} G_{m}^{2} \right)}{\left( \omega^{2} C_{isn} R_{s} C_{m} \right)^{2} + \omega^{2} \left( C_{ins} - C_{m} - C_{ins} R_{s} G_{m} \right)^{2}}$$
(5.10)

where  $R_s$  and  $C_{ins}$  are determined from the measured capacitance and conductance in strong accumulation;  $R_s = G_{ma} / (G_{ma}^2 + \omega^2 C_{ma}^2)$  with  $G_{ma}$  and  $C_{ma}$  are the measured values of conductance and capacitance in the accumulation region.

Surface state parameters (density , capture cross section and position in the energy gap) could be extracted both from  $G_p/\omega$  vs.  $\ln \omega$  or  $G_p/\omega$  vs. V<sub>G</sub> curves, where the former will be discussed in Nicollian approach and the latter in Brews approach, respectively. Relation 5.9 gives the conductance as a function of the frequency with three parameters: N<sub>ss</sub>,  $\sigma_s$  and  $\tau$  which are implicit function of  $\overline{u}_s$ . Crucial step in conductance analysis is the determination of standard deviation  $\sigma_s$  of band bending (u<sub>s</sub>) which is a measure of the width (difference of  $\omega_p$  and 5  $\omega_p$  or 1/5  $\omega_p$ ) of the  $G_p/\omega$  vs.  $\ln \omega$  curve at the peak position of frequency ( $\omega_p$ ) according to Nicollian's way [48]:

$$\frac{\left(G_{p}/\omega\right)_{n\omega_{p}}}{\left(G_{p}/\omega\right)_{\omega_{p}}} = n \frac{\int_{-\infty}^{+\infty} \exp\left(-\frac{\eta^{2}}{2\sigma_{s}^{2}}\right) \exp(-\eta) \ln\left(1+\xi_{p}^{2}\exp(2\eta)\right) d\eta}{\int_{-\infty}^{+\infty} \exp\left(-\frac{\eta^{2}}{2\sigma_{s}^{2}}\right) \exp(-\eta) \ln\left(1+\xi_{p}^{2}\exp(2\eta)\right) d\eta}$$
(5.11)

with n=5 or 1/5 and  $\xi_p$  is the maximum value of  $\xi$ . The relation 5.11 is not able to be solved numerically unless  $\xi_p$  as a function of  $\sigma_s$  is known. Actually, this variation can be determined by taking the derivative of relation 5.9 as  $\xi$  a parameter at  $\omega_p$  and equating to zero, equivalently,  $\left(\frac{d G_p}{d\xi}\right)_{\omega_p} = 0$ , then  $\xi_p$ versus  $\sigma_s$  can be obtained by taking the numerical integration of the relation given

below;
$$\int_{-\infty}^{+\infty} \exp\left(-\frac{\eta^2}{2\sigma_s^2}\right) \exp\left(-\eta\right) \left[\frac{2\xi_p^2 \exp(2\eta)}{1+\xi_p^2 \exp(2\eta)} - \ln\left(1+\xi_p^2 \exp(2\eta)\right)\right] d\eta = 0$$
 (5.12)

The conductance expression given in 5.9 can also be expressed as

$$\frac{G_p}{\omega} = q N_{ss} f_D(\sigma_s)$$
(5.13-a)

with 
$$f_D(\sigma_s) = \frac{(2\pi\sigma_s^2)^{-1/2}}{2\xi} \int_{-\infty}^{+\infty} \exp\left(-\frac{\eta^2}{2\sigma_s^2}\right) \exp(-\eta) \ln(1+\xi^2) \exp(2\eta) d\eta$$
 (5.13.b)

Reporting  $\xi_p$  as a function of  $\sigma_s$  leads a chance to compute  $f_D(\sigma_s)$  by again numerical analysis. Moreover, the ratio (given in 5.11) can also be expressed in terms of  $f_D(\sigma_s)$  and after a little algebra, the following relation is obtained. This relation is exclusively  $\sigma_s$  dependent and it bridges the variable with the experimentally measurable quantities after numerically solved:

$$\int_{-\infty}^{+\infty} \exp\left(-\frac{\eta^2}{2\sigma_s^2}\right) \exp\left(-\eta\right) \ln\left(1+\xi^2 \exp(2\eta)\right) d\eta - 2\sqrt{2\pi} \left(n\sigma_s\xi_p f_D\right) \frac{\left(G_p/\omega\right)_{n\omega_p}}{\left(G_p/\omega\right)_{\omega_p}} = 0 \quad (5.14)$$

One should keep in mind that while determination of  $N_{ss}$ ,  $\tau_p$  and  $c_p$ , the procedure (given above) is in reversed order. In other words, first,  $\sigma_s$  has to be determined and then corresponding  $\xi_p$  and  $f_D(\sigma_s)$  are obtained in Nicollian approach. Interface trap is calculated via the relation 5.13-a at  $\omega_p$  of  $G_p/\omega$  vs.  $\ln \omega$  curve. Knowing  $\psi_s$  (from the relation 5.6 given in section 5.1) leads to  $\tau_p$  and  $c_p$  easily.

The method (discussed above) involves locating conductance maxima accurately, which is inherently difficult for broad maxima and is a serious source of error. Brews pointed out this difficulty [49] and proposed an alternative method (known as Brews approach) where to find  $\sigma_s$ , the width of  $G_p/\omega$  peak is estimated which is an arbitrary fraction of  $G_p/\omega$  maximum:

$$G_{p}/\omega = \left(G_{p}/\omega\right)_{\omega_{n}} f_{w}$$
(5.15)

where  $(G_p/\omega)_{\omega_p}$  is the maximum value of  $G_p/\omega$  and  $f_w$  is the chosen fraction of the width such as 0.3-0.9.



Fig.5.1 Experimental conductance curves width parameter as a function of broadening for various choices of the fractional value for the width, fw.

In the original work [49],  $\sigma_s$  is reported as a function of  $\ln(\xi^+/\xi^-)$  (where  $\xi$  would be either frequency or band bending) with various  $f_w$ ( see in fig.5.1). As a result in Brews approach after determining  $\sigma_s$ , the rest of the procedure is the same as the previously given Nicollian's one.

Though the conductance methods is believed to be the most complete method to probe the interface traps due to its high sensitivity and accuracy, it is extremely time consuming since  $G_p/\omega$  vs.  $\ln \omega$  or (V<sub>G</sub>) family of curves is necessary. Fortunately, Yadava presented a new method in which  $G_p/\omega$  vs. (V<sub>G</sub>) measurements at just two frequencies is sufficient [50]. In this way, conductance analysis for rapid characterization of the interface is a simple and straightforward affair, and the amount of data necessary is substantially reduced. Yadava opposed the following relation instead of eqn.5.9:

$$G_{p} / \omega = \frac{q D_{it}}{2 (2 \pi \sigma_{s}^{2})^{1/2}} \frac{\pi}{(1 - X)^{\sigma_{s}/2}} \left\{ \frac{\exp[-aX^{2} - b]}{\cos\left[\frac{\pi X}{2} \left(\frac{\sigma_{s}}{2}\right)^{1/2}\right]} \right\}$$
(5.16)

where 
$$|X| < 1$$
 and  $a = \frac{\sigma_s}{2} \left( \sigma_s^2 + \frac{\pi^2}{4} - \frac{1}{\sigma_s^2 + 3} \right)$ ,  $b = \frac{2}{\sigma_s^2 + 1.85}$ ,  $X = \frac{\ln(\xi)}{2\sigma_s^2} = \frac{\ln(\omega^2)}{2\sigma_s^2}$ 

In the last method,  $G_p/\omega$  values at two frequencies and the two values of band bending has to be determined. Band bending values,  $u_{s1}$  and  $u_{s2}$  (= $u_{s1}$ + $\Delta u$ ) should be selected close enough so that  $\sigma_s$  should not vary significantly in between. Using  $G_p/\omega$  vs.  $u_s$  (determined via relation 5.6 as a function of gate bias) curves at two frequencies  $\omega_1$  and  $\omega_2$ ,  $\sigma_s$  is obtained by solving the relation below:

$$\ln(R_1/R_2) = \frac{1}{\sigma_s} \left[ \frac{1 + 0.7337(\sigma_s^2 + 1.637)}{\sigma_s^2(\sigma_s^2 + 3)} \right] \Delta u \ln\left(\frac{\omega_1}{\omega_2}\right)$$
(5.17)

where  $R_{1,2} = \frac{(G_p/\omega)_{\omega_1}}{(G_p/\omega)_{\omega_2}}$  for biases  $u_{s1}$  and  $u_{s2}$ , respectively. The analytical

expression of  $R_1$  at band bending  $u_{s1}$  is:

$$R_{1} = \frac{\left(1 - X_{21}\right)^{\sigma_{s}/2} Cos\left[\frac{\pi X_{21}}{2}\right] \left(\frac{\sigma_{s}}{2}\right)^{1/2}}{\left(1 - X_{11}\right)^{\sigma_{s}/2} Cos\left[\frac{\pi X_{11}}{2}\right] \left(\frac{\sigma_{s}}{2}\right)^{1/2}} \exp\left[-a\left(X_{11}^{2} - X_{21}^{2}\right)\right]$$
(5.18)

with  $X_{11} = \frac{\ln(\omega_1 \tau_1)}{2\sigma_s^2}$ ,  $X_{21} = \frac{\ln(\omega_2 \tau_1)}{2\sigma_s^2}$ 

Solving the relations 5.17 and 5.18 numerically (by inserting experimental values of R<sub>1</sub>,  $\omega_1$ ,  $\omega_2$  and  $\sigma_s$ ), it is possible to report  $\tau_p$  as a function of  $\sigma_s$ . As for interface state density, it is determined via numerical solution of the eqn. 5.16 once substituting both  $G_p/\omega$  at  $\omega_1$  and calculated values of  $\tau_{p1}$  and  $\sigma_s$ .

It has to be remembered that though it was an expedient form of Nicollian and Brews approach, the relation 5.16 is merely approximations to the exact behavior. In this sense, the results must be accepted as approximations to a full scale calculation compared to others.

#### 5-3 Alternative model

#### 5-3-1 Introduction

An alternative explanation for the time constant dispersion was proposed by Preier, based on a model developed by Heimann and Warfield [51] where the interface states are supposed to be distributed in three dimensions, extending some way into the insulator itself, rather than the 2-D picture assumed by SRH statistics as in the case of statistical model (Appendix A). Thus electrons can tunnel from the semiconductor into insulator. Preier derived the parallel conductance for surface states as [52]:

$$\frac{G_p}{\omega} = qN_{ss} \int_0^d \frac{\ln\left[1 + (\omega\tau \exp(2Kx))^2\right]}{2\omega\tau \exp(2Kx)}$$
(5.19)

where d is the effective tunneling distance for carriers, x is the distance in insulator measured as to interface, K is the wave vector of the carriers inside the insulator and  $\tau$  is defined as the time constant of the states at the interface. The exchange of carriers between localized states around the interface (= interface states) and the relevant band of the semiconductor extended states has been interpreted mainly by both the statistical [48,53] (Appendix A) and tunneling [54] models Both models have successfully described the experimental broad time constant dispersion of the interface local charges leading to a fluctuation of semiconductor potential  $\psi_s$  which, in turn, is behind the time constant dispersion [48] through the fluctuation of interface free carrier density  $p_s$  (see Appendix A). The latter assumes the exchange of free carrier by tunneling between the semiconductor band and the localized states within the insulator more or less distant from the interface, leading to a spectrum of time constants due to the exponential decay of effective cross section as a function of tunneling distance  $x_t$  [51,54].



Fig. 5.2 Measured Gp/w against frequency with best fit to the (a) statistical model (eqn.5.9), (b) tunneling model to the same data (eqn. 5.19) [52].

However, under accumulation bias regime, the admittance which is expected to remain independent of frequency apart from the effect of parasitic series resistance  $R_s$  [48], in agreement with the above mentioned two models, exhibits substantial frequency dispersion for some dielectrics [55,56]. For a bit more clarity, MIS structure under the accumulation bias regime may be considered equivalent to a metal-insulator-metal( = MIM ) structure [57]

$$\delta I = \delta I_{p} + C_{G} \frac{d}{dt} (\delta V) - \frac{A}{W} \int_{0}^{W} \frac{\partial}{\partial_{t}} (\delta P) dx + A \int_{0}^{W} \left(1 - \frac{x}{W}\right) \frac{\partial}{\partial_{t}} (\delta \rho) dx , \quad (5.20)$$

where the first term  $\delta I_p$  is the particle current (eventual dc leakage), the second term represents the displacement current (which would flow if there were no material present (C<sub>G</sub>= geometrical capacitance=  $\varepsilon$  A/W with  $\varepsilon$  = dielectric constant, A= electrode area, W= insulator width); the third term accounts for the polarization phenomena which are the characteristic of the neutral insulator material itself (P= polarization which would be behind the frequency dependence of the dielectric constant ) [57]; and the fourth term would arise from the space regions of charge density,  $\rho$  generally located near interfaces.

An eventual frequency dependence of the MIS admittance resulting from the dc leakage should vary as  $\frac{1}{\omega^2}$  which would be easily tested. For the case of dielectric dispersion, it is observable either at high temperature or very low frequency measurements [56,58-60]. A possible factor behind the frequency dispersion of accumulation admittance would be due to the last term given in the relation (5.20). A serious attempt of model, based on the tunneling mechanism has been tried to account for the mentioned frequency dispersion [61]. Let us outline this model [45-47,62].

#### **5-3-2 Theoretical Outline**

The accumulation bias on the MIS structure will permit pile up of majority carriers at the interface in the semiconductor if the insulator is relatively resistant and free of pinholes, preventing the accumulated carriers from leaking off through the insulator. However, the exchange of carriers by tunneling between the accumulation region in the relevant band edge and the traps inside the insulator at the same energy is unavoidable. This depicted in Fig 5.3-a using the energy band diagram of the MIS capacitor biased in accumulation. This tunneling transition through a finite height energy barrier has been treated in detail [51]. The wave function  $\varphi(x)$  of the penetrating carrier along the relevant band edge energy is expressed as  $\varphi(x) = \varphi_0 e^{-K_0 X}$  where  $\varphi_0$  = amplitude at the interface, and  $K_0^2 \approx \frac{2mU}{\hbar^2}$ with U= amount of band discontinuity between the semiconductor and the insulator. On the other hand,  $\tau_p^{-1}$  (=number of collisions that a free carrier might have with empty traps of density n<sub>t</sub> in unit time) is expressed as  $\tau_p^{-1} = \sigma_p v n_t$  where v = carrier group velocity (which may be taken as thermal velocity),  $\sigma_{
m p}$  = capture cross sectional area. Moreover, the probability of a carrier impinging upon the insulator at the interface to be around the depth, x (between x and x+dx) is obtained by  $\left[\varphi(\mathbf{X}) / \varphi_0\right]^2 = \mathrm{e}^{-2\mathrm{K}_0 \mathbf{X}}.$ 



Fig.5.3 Representation of an electron in the bottom of the conduction band incident upon a potential barrier representing an insulator

In other words, a trap of capture cross section  $\sigma_p$  located in the insulator at a distance x from the interface may be viewed by a carrier at the interface as an effective interface trap with a "reduced" capture cross section  $\sigma_{px}$  by a factor  $e^{-2K_0 X}$ :

$$\sigma_{\rm px} = \sigma_{\rm p} \, {\rm e}^{-2{\rm K}_0 {\rm X}}. \tag{5.20}$$

Let us consider the incremental effective density of interface states  $dN_{ss}$ , "projected" from the insulator traps located around the both average position x from the interface and energy  $E_t$  between x/(x+dx) and  $E_t/(E_t+dE_t)$  respectively. Assuming the exchange of carriers with the majority band only, the occupation rate of these effective interface states may be expressed as :

$$\frac{d}{dt}(dn_{ss}) = -\frac{dn_{ss}}{\tau_{c}} + \sigma_{px} v p_{s} dN_{ss} ; dn_{ss}(t) = (1-f) dN_{ss} \left(1 - e^{-\frac{t}{\tau_{c}}}\right),$$
(5.21)

where f = Fermi-Dirac distribution for electrons =  $\frac{p_1}{p_1 + p_s}$  with  $p_s$  = free carrier

concentration (here holes) at the interface,  $p_1 \equiv N_v e^{-(E_t - E_r) / kT}$  and  $\tau_c^{-1} = \frac{\tau_0^{-1} e^{-2K_0 x}}{1 - f}$ with  $\tau_0 = [\sigma_p v p_s]^{-1}$  = capture time for holes at the interface.

$$dn_{ss}(\infty) = (1 - f)dN_{ss} \equiv N_{t}(x, E_{t})[1 - f(E_{t})]g(x, E_{t})dxdE_{t} \approx N_{t}(1 - f)dxdE_{t}, \quad (5.22)$$

where  $N_t(x, E_t) =$  space and energy distribution of insulator trap density;  $g(x, E_t)$  gives the spatial deviation of trap occupancy from equilibrium value, depending on



Fig.5.4 The schematic energy band diagram in accumulation bias regime (a) and in depletion bias regime (b) and their equivalent circuits (c) and (d), respectively.

the gate voltage application, all traps into a certain distance  $x_t$  may reach equilibrium [51]; in other words  $g(x,E_t)$  abruptly changes from 1 to 0 at the position  $x = x_t$ .

As a result the total effective density of the interface states at a given gate bias  $V_G$  at thermal equilibrium may be approximated as follows:

$$n_{ss} = \int_{0}^{X_t} \int_{E_v}^{E_c} N_t (1 - f) \, dx \, dE_t \quad , \qquad (5.23)$$

with  $E_c$  and  $E_v$  being conduction and valance band edges of the insulator respectively.

As the distribution of the electric field (by the way the gate voltage V<sub>G</sub>) affects any energy level E<sub>t</sub> lying across the insulator forbidden gap with respect to the semiconductor Fermi level E<sub>F</sub>, the effective density of states N<sub>ss</sub> is gate voltage dependent. When the gate voltage is incrementally changed from V<sub>G</sub> to V<sub>G</sub> +  $\delta$ V<sub>G</sub>, by using the relations (5.21) and (5.22), the resulting first order incremental dynamical change of the effective density of states around the couple (x,E<sub>t</sub>) may be expressed as :

$$\frac{\mathrm{d}}{\mathrm{dt}}\left\{\delta\left[\mathrm{dn}_{\mathrm{ss}}(t)\right]\right\} = -\frac{\delta(\mathrm{dn}_{\mathrm{ss}})}{\tau_c} + \frac{\delta N_{\mathrm{ss}}}{\tau_0 \,\mathrm{e}^{2K_0 \,\mathrm{X}}} \quad . \tag{5.24}$$

If  $\delta V_{G}$  is a step like perturbation, the equilibrium modulation becomes :

$$\delta \left[ dn_{ss}(\infty) \right] = - N_t \frac{\delta f}{\delta V_G} \delta V_G dE_t dx.$$

If  $\delta V_G(t)$  (=  $ae^{j\omega t}$ ) is a small signal ac modulation type,  $\frac{d}{dt} \left\{ \delta [dn_{ss}(t)] \right\} = j\omega \delta [dn_{ss}(t)]$  leads to :

$$\delta[dn_{ss}] = d[\delta n_{ss}] = \frac{\delta f N_t dE_t dx}{1 + j \omega \tau_0 (1 - f) e^{2K_0 X}} , \qquad (5.25)$$

$$\frac{\delta n_{ss}}{\delta V_{G}} = \int_{0}^{x_{t}} \int_{E_{v}}^{E_{c}} \frac{\delta f}{\delta V_{G}} \frac{N_{t} dE_{t} dx}{1 + j\omega \tau_{0} (1 - f) e^{2K_{0} X}}$$
(5.26)

Assuming  $N_t$  independent of x, the above relation (5.23) takes the following form :

$$n_{ss} = x_t \int_{E_v}^{E_c} N_t (1 - f) dE_t = x_t n_{tb}$$
, (5.27)

with  $n_{tb} \equiv \int_{E_v}^{E_c} N_t(1 - f) dE_t$  gives the uniform trap density per unit volume. In light of this approximation, the potential distribution  $\psi$  (x) across the insulator between x= 0

(interface)  $x = x_t$  may be derived as follows:

$$\psi(\mathbf{x}) = \frac{qn_{tb}}{2\varepsilon_{N}}\mathbf{x}^{2} + \frac{V_{G} - \psi_{t} - \psi_{s}}{\mathbf{x}_{N} - \mathbf{x}_{t}}\mathbf{x} - \frac{qn_{tb}}{\varepsilon_{N}}\mathbf{x}_{t}\mathbf{x} + \psi_{s}, \qquad (5.28)$$

$$\frac{d\psi(x)}{dV_{G}} = \frac{qx}{2\varepsilon_{N}} \left[ \frac{x}{x_{t}} + \frac{x_{t}}{x_{N}} - 2 \right] \frac{dn_{ss}}{dV_{G}} + \frac{x}{x_{N}} = -\frac{dE_{t}(x)}{qdV_{G}}, \quad (5.29)$$

where  $\varepsilon_N$  = insulator dielectric constant,  $x_N$  = insulator thickness,  $\psi_s$  = potential at x =0 (interface). For the potential  $\psi_t$  at x = x<sub>t</sub>, it has the following expression:

$$\psi_{t} = -\frac{qn_{ss}}{2\varepsilon_{N}} x_{t} \left[ 1 - \frac{x_{t}}{x_{N}} \right] + \frac{x_{t}}{x_{N}} (V_{G} - \psi_{s}), \qquad (5.30)$$

$$\frac{\delta \psi_{t}}{\delta V_{G}} = -\frac{q x_{t}}{2\varepsilon_{N}} \left(1 - \frac{x_{t}}{x_{N}}\right) \frac{\delta n_{ss}}{\delta V_{G}} + \frac{x_{t}}{x_{N}} \left[1 - \frac{\delta \psi_{s}}{\delta V_{G}}\right]$$
(5.31)

The measured admittance  $Y_m$  of the MIS structure at hand is defined as follows:

$$Y_{m} = \frac{\left(\frac{\partial Q_{G}}{\partial t}\right)}{\partial V_{G}} = \frac{\left\{\frac{\partial Q_{G}}{\partial V_{G}}\frac{\partial V_{G}}{\partial t}\right\}}{\partial V_{G}} = j\omega \frac{\partial Q_{G}}{\partial V_{G}}$$
(5.32)

From Gauss law :

$$Q_{G} = -\left[Q_{t} + Q_{s}\right] = \varepsilon_{N} F_{N} = \varepsilon_{N} \frac{\left(V_{G} - \psi_{t} - \psi_{s}\right)}{x_{N} - x_{t}}, \qquad (5.33)$$

where  $Q_t$  and  $Q_s$  are charge densities per unit area of the insulator and the semiconductor, respectively.

Using the relations (5.31) and (5.33),  $\frac{dQ_{\rm G}}{dV_{\rm G}}$  may be expressed as follows :

$$\frac{\partial Q_{G}}{\partial V_{G}} = \frac{\varepsilon_{N}}{x_{N}} \left[ 1 + \frac{qx_{t}}{2\varepsilon_{N}} \frac{\delta n_{ss}}{\delta V_{G}} - \frac{\delta \psi_{s}}{\delta V_{G}} \right].$$
(5.34)

From now on, the accumulation and the depletion bias regimes should be analyzed separately in order to be able to consider simplifying assumptions.

## 5-3-3. Accumulation Bias Regime

Taking into account the slight variation of the interface potential  $\psi_s$  as a function the gate bias V<sub>G</sub> in the accumulation regime [48], the relation (5.34) simplified by neglecting  $\frac{\delta \psi_s}{\delta V_G}$ :

$$\frac{\partial Q_{\rm G}}{\partial V_{\rm G}} \cong \frac{\mathcal{E}_{\rm N}}{X_{\rm N}} \left[ 1 + \frac{q_{\rm Xt}}{2\mathcal{E}_{\rm N}} \frac{\partial n_{\rm ss}}{\partial V_{\rm G}} \right].$$
(5.35)

For further development of the above relation let us consider the relation (5.26) giving  $\frac{\delta n_{ss}}{\delta V_G}$ . In this relation  $\delta f$  is sharply peaked function within a range of around the interface energy defined by the Fermi level which in turn, is fixed by the dc gate bias V<sub>G</sub>. Provided that N<sub>t</sub> is nearly constant in this range of energy (otherwise it may be replaced by its average value), it may be taken out of the integral in the case of spatial uniformity as assumed previously and the relation (5.26) becomes

$$\frac{\partial \mathbf{n}_{ss}}{\partial \mathbf{V}_{G}} = \mathbf{N}_{t} \int_{0}^{x_{t}} \frac{d\mathbf{E}_{t}}{d\mathbf{V}_{G}} \mathbf{I}_{1} \, d\mathbf{x} - j \mathbf{N}_{t} \int_{0}^{x_{t}} \frac{d\mathbf{E}_{t}}{d\mathbf{V}_{G}} \, \mathbf{I}_{2} \, d\mathbf{x}$$
(5.36-a)

with 
$$I_1 = \int_{1}^{0} \frac{df}{1 + \omega^2 \tau_0^2 (1 - f)^2 e^{4K_0 X}} = -\frac{\tan^{-1} \left[ \omega \tau_0 e^{2K_0 X} \right]}{\omega \tau_0 e^{2K_0 X}}$$
 (5.36-b)

$$I_{2} = \int_{1}^{0} \frac{\omega \tau_{0} (1 - f) e^{2K_{0}X} df}{1 + \omega^{2} \tau_{0}^{2} (1 - f)^{2} e^{4K_{0}X}} = -\frac{\ln[1 + \omega^{2} \tau_{0}^{2} e^{4K_{0}X}]}{2\omega \tau_{0} e^{2K_{0}X}}$$
(5.36-c)

Replacing  $\frac{dE_t}{dV_G}$  in the relation (5.36-a) by its expression (5.29) in accumulation

expression (  $\frac{\delta\psi_s}{\delta V_G} \approx 0$  ),  $\frac{\delta n_{ss}}{\delta V_G}$  becomes :

$$\frac{\delta n_{ss}}{\delta V_{G}} = \frac{-N_{t} \int_{0}^{x_{t}} q \frac{x}{x_{N}} [I_{1} - jI_{2}] dx}{1 + N_{t} \int_{0}^{x_{t}} \frac{q^{2} x}{2 \varepsilon_{v}} \left\{ \frac{x}{x_{t}} + \frac{x_{t}}{x_{N}} - 2 \right\} [I_{1} - jI_{2}] dx}.$$
(5.37)

It can be practically carried out that the second term of the denominator in the above expression is negligible and then it is reduced to the following form: this approximation is equivalent [61] to take  $\frac{dE_t}{dV_G} \approx -\frac{qx}{x_N}$  by omitting the first term in the relation (5.29):

$$\frac{\delta n_{ss}}{\delta V_G} \approx -\frac{qN_t}{x_N} \int_0^{x_t} x \ I_1 \ dx - j \frac{qN_t}{x_N} \int_0^{x_t} x \ I_2 \ dx \ .$$
(5.38)

Reporting the expression (5.35) and (5.38) into (5.32), the admittance  $Y_m$  of the MIS structure under accumulation bias becomes Fig 5.3-.c

$$Y_m = j\omega(C_N + C_t) + G_t$$
, (5.39-a)

with 
$$C_{N} = \frac{\mathcal{E}_{N}}{X_{N}}$$
, (5.39-b)

$$C_{t} = \frac{q^{2} N_{t} x_{t}}{2 x_{N}^{2}} \int_{0}^{x_{t}} \frac{x \tan^{-1} \left[ \omega \tau_{0} e^{2K_{0} X} \right] dx}{\omega \tau_{0} e^{2K_{0} X}}, \qquad (5.39-c)$$

$$\frac{G_{t}}{\omega} = \frac{q^{2} N_{t} x_{t}}{2 x_{N}^{2}} \int_{0}^{x_{t}} \frac{x \ln \left[1 + \omega^{2} \tau_{0}^{2} e^{4K_{0} X}\right]}{2 \omega \tau_{0} e^{2K_{0} X}} dx .$$
(5.39-d)

The relations (5.39-c) and (5.39-d) have been further simplified in the reference [61] and their analytical forms have been obtained by taking for  $\frac{dE_t}{dV_G} \left( \approx -\frac{qx}{x_N} \right)$  between x=0 and x= x<sub>t</sub>, the average value  $-\frac{qx_t}{2x_N}$  and then the following expressions may be obtained

$$C_{t} = \frac{q^{2} N_{t}}{8K_{0}} \left(\frac{x_{t}}{x_{N}}\right)^{2} \gamma , \qquad (5.40 - a)$$

$$\frac{G_{t}}{\omega} = \frac{q^{2} N_{t}}{8K_{0}} \left(\frac{x_{t}}{x_{N}}\right)^{2} \beta , \qquad (5.40 - b)$$

$$\gamma = \left[\frac{\tan^{-1}(\omega\tau_0)}{\omega\tau_0} - \frac{\tan^{-1}(u)}{u} + \frac{1}{2}\ln\left(\frac{1+\omega^2\tau_0^2}{\omega^2\tau_0^2}\right) - \frac{1}{2}\ln\left[\frac{1+u^2}{u^2}\right]\right], \quad (5.40 - c)$$

$$\beta = \left[ \tan^{-1}(u) - \frac{\ln(1+u^2)}{2u} - \tan^{-1}(\omega\tau_0) + \frac{\ln(1+\omega^2\tau_0^2)}{2\omega\tau_0} \right],$$
 (5.40 -d)

with  $u = \omega \tau_0 e^{2K_0 X_t}$ .

# 5-3-4 Depletion Bias Regime

Under the depletion bias regime, the direct tunneling of carriers from interface into the insulator traps seems rather difficult [52,63,64] due to the absence of accumulated carriers at the interface. Instead of direct tunneling, a two step mechanism are expected [52] shown in Fig.5.4-b. In the first step, true interface traps (i.e., traps located at the interface plane without extension into the insulator) exchange carriers with the majority band by the well known Shockley - Read - Hall (SRH) statistics. As mentioned in the reference [52], any exchange of carriers between the insulator and the semiconductor without communication with the electrodes could not contribute to the measured admittance. In this respect, the admittance detects the tunneling process which is interconnected with the SRH process. In other words, a carrier exchanged by a true interface trap by SRH process can move towards the traps distributed inside the insulator by tunneling, leaving behind the previous true interface trap empty, ready for a new cycle by SRH process. Here the tunneling process contributes to the admittance by increasing the exchange rate of SRH process alone. This extra charging/discharging leads to a parallel admittance Y<sub>ss</sub> to the one Y<sub>it</sub> associated with the SRH process alone Fig.5.4.d. The corresponding time constants  $\tau_{ss}$  and  $\tau_{it}$  of these two independent parallel process should be close to each other for simultaneous contribution; moreover in order to the loss phenomenon behind the admittance occurs, the inequality  $\tau_{ss}(=\tau_0 e^{2K_0 X_t}) > \tau_{it}$  should be satisfied [52]. The well known expression of the admittance  $Y_{it} = G_{it} + j \omega C_{it}$  resulting from the SRH process alone [48] is given as follows:

$$C_{it} = \frac{qD_{it,s}}{\omega\tau_{it}} \tan^{-1}[\omega\tau_{it}]; \quad \frac{G_{it}}{\omega} = \frac{qD_{it,s}}{2\omega\tau_{it}} \ln[1 + (\omega\tau_{it})^{2}]$$
(5.41)

For revising the evaluation of tunneling connected admittance,  $Y_{ss}$  [54,65], let us return back to the expression (5.34). In this relation,  $\frac{\delta n_{tb}}{\delta \psi_G} \left( = x_t \frac{\delta n_{ss}}{\delta V_G} \right)$  which is substantially reduced in depletion due to the very low surface density  $p_s$  of available majority carriers, may be neglected in presence of the term containing  $\frac{\delta \psi_s}{\delta V_G}$ , this latter being around its maximum values under depletion regime. Then, the relation (5.34) becomes:

$$\frac{\partial Q_{G}}{\partial V_{G}} \approx \frac{\varepsilon_{N}}{X_{N}} \left( 1 - \frac{\delta \psi_{s}}{\delta V_{G}} \right)$$
(5.42)

On the other side, in relation (5.33), neglecting  $\partial Q_t$ , the gate charge modulation ( $\partial Q_G$ ) is counter balanced by ( $-\partial Q_s$ ) where both interface charges ( $\partial Q_{ss}$ ) and depletion regime edge ( $\partial Q_D$ ) contribute to the semiconductor charge modulation. In this case the relation (5.32) becomes :

$$Y_{m} = Y_{s} \frac{d\psi_{s}}{dV_{G}} \text{ with } Y_{s} = -j\omega C_{D} + Y_{ss} \text{ and } Y_{ss} = -j\omega \frac{\partial Q_{ss}}{\partial \psi_{s}} = -j\omega q \frac{\partial n_{ss}}{\partial \psi_{s}}.$$
 (5.43)

From the above expressions  $\frac{\delta \psi_s}{\delta V_G}$  ratio may be easily obtained:

$$\frac{\delta \psi_{s}}{\delta V_{G}} = \frac{j\omega C_{N}}{j\omega C_{N} + j\omega C_{D} + Y_{ss}}$$

The MIS admittance,  $Y_m$  is the series combination of insulator capacitance with the semiconductor admittance  $Y_s$  Fig.5.4-d

$$Y_{m}^{-1} = \frac{1}{j\omega C_{N}} + \frac{1}{j\omega C_{D} + Y_{ss}}.$$
 (5.44)

Using relation (5.25), (5.26), (5.40-c) and (5.40-d) and considering that  $\partial E_t = -q \delta \psi_s$ , the expression of  $\frac{\delta n_{ss}}{\delta \psi_s}$  may be obtained :

$$\frac{\partial n_{ss}}{\partial \psi_s} = -q N_t \int_0^{x_t} I_1 dx + j q N_t \int_0^{x_t} I_2 dx = \frac{q N_t}{2K_0} \gamma - j \frac{q N_t}{2K_0} \beta.$$
(5.45)

Replacing (5.45) into (5.43), Y<sub>ss</sub> becomes :

$$Y_{ss} = j \omega C_{ss} + G_{ss} \text{ with } C_{ss} = \frac{q^2 N_t}{2K_0} \gamma \text{ and } \frac{G_{ss}}{\omega} = \frac{q^2 N_t}{2K_0} \beta.$$
 (5.46)

#### 5.4-Sample preparation and measuring equipment

Both a-SiCx:H and a-SiNx:H thin film studied in this work were deposited by the standard radio frequency (13.56 MHz) plasma enhanced chemical vapor deposition (PECVD) technique on two different substrates: Czochralski (CZ) grown, 100 oriented p-type silicon wafers of resistivity 12-18  $\Omega$ cm for both MIS structure and IR analysis, and transparent quartz substrate for UV-Visible transmission measurements. Prior to loading into deposition chamber, substrates were cleaned by RCA process (discussed in section 3.6.1). After the substrates were loaded, PECVD chamber was pumped down below 10<sup>-4</sup> Torr, and then in situ cleaning process with 100 ccm hydrogen flow for 5 minutes was applied at 0.1 Torr. Subsequently, the deposition of a-SiCx:H and a-SiNx:H films were achieved with the parameters given in table 2.5.1. The chamber pressure was kept at 0.5 (0.3) Torr for a-SiCx:H (a-SiNx:H) film; RF power density of 100 mWcm<sup>-2</sup> and 60 mWcm<sup>-2</sup> were used for cleaning and deposition process, respectively. The deposition rate was measured to be around 11 nm/min. For top electrode, aluminum metal (AI) was evaporated through a shadow mask on various substrate to obtain MIM (or MSM) and MIS structure (see fig.5.5 below). The same AI electrode was evaporated on bare silicon wafer for p-Si Schottky diode, used for the determination of dopant density in silicon substrate

#### 5.4.1 Metalization

Metal electrodes on the deposited films are needed for the electric measurements as front and back contact. Hence, the deposited films must be

coated with metal (typically, aluminum (AI)) electrodes. Aluminum coating set up is schematically given in the figure 5.5 and principle of operation is given elsewhere [46].



Fig. 5.5 Metal coating set up



Fig.5.6 Formation of : Shottky diode (a), Metal-Insulator-Metal (MIM) (b) and Metal-Insulator-Semiconductor (MIS) structures (c), respectively.

In the light of discussion above, a-SiCx:H and a-SiNx:H films were grown on Si substrates; the deposition conditions reported in the table 5.1.

|                 | Press.<br>(Torr) | Subs<br>temp.<br>(C) | SiH₄<br>flow<br>(ccm) | C <sub>2</sub> H <sub>4</sub><br>(NH <sub>3</sub> )<br>(ccm) | RF Power<br>mW cm <sup>-2</sup> | Deposition<br>Rate<br>(nm/min.) | Thick.<br>(Å) |
|-----------------|------------------|----------------------|-----------------------|--------------------------------------------------------------|---------------------------------|---------------------------------|---------------|
| A<br>(aSiCx:H)  | 0.5              | 250                  | 30                    | 30                                                           | 60                              | 11                              | 1000-<br>1200 |
| B<br>(a-SiCx:H) | 0.5              | 300                  | 6                     | 54                                                           | 60                              | 11                              | 4500          |
| C<br>(a-SiNx:H) | 0.3              | 300                  | 3                     | 36                                                           | 45                              | -                               | 3000          |
| D<br>(a-SiNx:H) | 0.3              | 300                  | 3                     | 36                                                           | 45                              | -                               | 5000          |

Table 5.1. Growth conditions for both a-SiCx:H and a-SiNx:H films.

# 5-5 Results and Discussion

Examples of both the capacitance ( $C_m$ ) and the ac conductance ( $\frac{G_m}{\omega}$ ) as a function of gate bias V<sub>G</sub> for various frequencies are given in the figure 5.7. The most remarkable behavior to be noticed on these curves is the frequency dependence along all the bias regimes (extended from the accumulation to the inversion) for frequencies that might be qualified as "high frequencies" apart from the expected exclusive frequency dependence of the conventional MIS structure in the inversion regime[48]. First, the shift of C<sub>m</sub> vs. V<sub>G</sub> curves along the voltage axis as a function of frequencies is reported in the figure 5.7-b as flatband voltage V<sub>FB</sub> vs. logf. The perfect linearity (V<sub>FB</sub> = -11.5-0.12logf) is consistent with the tunneling model where the time constant is exponentially penetration dependent as discussed in the Section 5.3.2.



Fig.5.7 (a) Measured capacitance (solid line) and conductance (dashed line) vs. gate voltage at different frequencies of Cr/a-SiNx:H/p-Si MIS structure. (b) Flat band voltage shift (circle) ( the line represent logarithmic fit) and interface trap density calculated at flat band (triangle) versus frequency.

In other words, at a given frequency, all traps possessing time constants smaller than the inverse of frequency follow the ac gate voltage modulation  $\delta V_{
m G}$  to maintain their charge state under the requirement of the equilibrium. This defines a corresponding flat band voltage. If the frequency is increased, part of previous traps with slower time constants could not follow the ac perturbation and then they will stay charged contributing in their turn to the increase of V<sub>FB</sub>. However, the frequency modulation of the V<sub>FB</sub> should remain limited since only those traps whose energy levels lie around the Fermi level and then whose charge state is able to be modified by the gate voltage modulation are involved. The main part of V<sub>FB</sub> is due to charged traps remaining out of the voltage modulation scope. The relatively large value of  $V_{FB}$  (> -13 V) is a consequence of several hours aging under a voltage stress of -20 V: free holes accumulated at the semiconductor/insulator interface are possibly infected by tunneling into the traps in the insulator [66-68]. (These charges might be redistributed within the insulator, probably by hopping mechanism [69]). On the same figure 5.7-b, the effective interface state density D<sub>it</sub> calculated around flatband capacitance  $C_{FB}$  by the relation (5.8) [44]:

Taking into account the extreme roughness of this  $D_{it}$  calculation at a single point, its overall variation as a function of frequency may be considered consistent with that of V<sub>FB</sub>. This is in agreement with the fact that V<sub>FB</sub> is the gate voltage applied to counterbalance the effect of the insulator fixed charges (Q<sub>f</sub>) and the effective interface charges  $Q_{it}$  (=  $q \int_{0}^{\psi_{f}} D_{it} d\psi_{f}$ ) on the semiconductor potential distribution [48]:

$$V_{FB} \approx -\frac{\left(Q_f + Q_{it}\right)}{C_N}.$$
 (5.47)

Both  $V_{FB}$  and  $D_{it}$  variation as a function of frequency should be resulted from the second term of the above relation (5.47). This may be accepted as a "one more" confirmation of tunneling model.

The frequency dispersion of measured accumulation capacitance ( $C_{ms}$ ) and measured series resistance ( $R_{ms}$ ) along with the best fits (solid lines) using tunneling model outlined in section 5.3.2 is given in figure 5.8.a  $C_{ms}$  and  $R_{ms}$  are related to the fitting parameters ( $N_t$ ,  $x_t$ ) through (see figure 5.8)

$$C_{\rm ms} = (C_{\rm N} + C_{\rm t}) + \frac{G_{\rm t}^2}{\omega^2 (C_{\rm N} + C_{\rm t})},$$
 (5.48-a)

$$R_{ms} = R_{s} + \frac{G_{t}}{G_{t}^{2} + \omega^{2} (C_{N} + C_{t})^{2}}$$
(5.48-b)

In the fitting procedure, the minimization routine of Matlab [70] based on the algorithm of Nelder-Meade simplex search method has been used. In the calculations,  $K_0$ = 0.64 x 10<sup>8</sup> cm<sup>-1</sup> [14] for Si<sub>3</sub>N<sub>4</sub> and  $\tau_0$  = 10<sup>-11</sup> sec (estimated from relaxation time constant for Si in accumulation [48]) was used.



Fig.5.8 (a) Measured accumulation capacitance (circle) and equivalent series resistance (triangle) vs. frequency with the best fit (solid lines) obtained from tunneling model. Percentage erros in measured  $C_{ms}$  and  $R_{ms}$  are 0.5 % and 1 %, respectively.(b) (N<sub>t</sub>, x<sub>t</sub>) solution set giving same best fit to  $C_{ms}$  and  $R_{ms}$  with various equations.

The solution is not unique and the solution set (N<sub>T</sub>, x<sub>t</sub>) giving the best fit to the same experimental results of figure 5.8-a is reported in the figure 5.8-b by using the integral equations (5.39-c, 5.39-d), and analytical expressions (5.40-a, 5.40-b) for C<sub>t</sub> and G<sub>t</sub>. Apart from the unacceptably high value of N<sub>t</sub> for lowest tunneling distance x<sub>t</sub>, a decreasing N<sub>t</sub> seems to be compensated by an increasing x<sub>t</sub> in order to lead to the same admittance effect. Also, note that the result due to integral and analytical expressions diverges with increasing x<sub>t</sub>. Furthermore, we should draw attention that when the factor x<sub>t</sub>/2x<sub>N</sub> is omitted as in the work of some authors [61,63,71], N<sub>t</sub> for a given x<sub>t</sub> is about two orders of magnitude smaller. To clarify this point, figure 5.8 from reference [61] has been retrieved and the best fit to the measured C<sub>ms</sub> and R<sub>ms</sub> has been obtained with N<sub>t</sub> : 1.46 x 10<sup>20</sup>, 1.8 x 10<sup>20</sup>, 3.09 x 10<sup>18</sup>, 2.51 x 10<sup>18</sup> cm<sup>-3</sup>eV<sup>-1</sup> by using eq. (5.39-c, 5.39-d), eq .(5.40-a, 5.40-b), eq .(15-a, 15-b) of ref.[61] and eq (5,6) of ref.[63] respectively for given x<sub>t</sub> = 12 Å and  $\tau_0$ = 10<sup>-9</sup> sec.



Fig. 5.9 a) Experimental G/w versus frequency in depletion at  $V_G$ =-12.8 V with the best fits obtained from tunneling model by neglecting (dotted line) and including (solid lines) SRH term. b) Energy distribution of interface trap density and c) capture cross section obtained by different models/techniques. d) standard deviation versus surface band bending from statistical approach of conductance technique in comparison with Brews's and patchwork models.

Figure 5.7 shows a measured a.c conductance vs. frequency ( $\frac{G_p}{\omega}$  vs f) (after series resistance corrected and insulator capacitance compensated) in depletion at V<sub>G</sub>= - 12.8 V. A best fit (dotted curve) is performed using the relation (5.46) of the tunneling model alone with the fitting parameters N<sub>t</sub>, x<sub>t</sub>, and  $\tau_{ss}$ . N<sub>t</sub> = 4.37 x10<sup>18</sup> cm<sup>-3</sup>- eV<sup>-1</sup>, x<sub>t</sub> = 5.2 Å and  $\tau_{ss}$  = 2.27 x 10<sup>-4</sup> seconds have been obtained. The quality of fitting seems not excellent; since around the maximum and towards the low frequency side, the experimental point remain slightly above the tunneling curve. The combination of the SRH term (relation 5.41) with the tunneling one gives a more accurate result (solid lines), i.e.,

$$\frac{G_{p}}{\omega} = \frac{G_{it}}{\omega} + \frac{G_{ss}}{\omega}.$$
(5.49)

| SRH Term           | ו                                   |                    | Tunneling term        |                                                  |                    |                      |
|--------------------|-------------------------------------|--------------------|-----------------------|--------------------------------------------------|--------------------|----------------------|
| V <sub>G</sub> (V) | E <sub>t</sub> -E <sub>v</sub> (eV) | $D_{it,s} 10^{10}$ | $\tau_{it} \ 10^{-6}$ | N <sub>t</sub> 10 <sup>18</sup> (cm <sup>-</sup> | X <sub>t</sub> (Å) | $\tau_{ss}  10^{-4}$ |
|                    | ,                                   | (cm - ev ·)        | (sec.)                | °ev ')                                           |                    | (sec.)               |
| -13.16             | 0.279                               | 3.03               | 1.65                  | 3.63                                             | 5.56               | 1.14                 |
| -13.0              | 0.286                               | 2.78               | 2.88                  | 3.57                                             | 5.69               | 1.71                 |
| -12.9              | 0.294                               | 2.16               | 4.68                  | 3.73                                             | 5.40               | 1.69                 |
| -12.8              | 0.303                               | 2.35               | 5.40                  | 3.52                                             | 5.99               | 4.44                 |
| -12.7              | 0.312                               | 1.16               | 1.18                  | 3.93                                             | 5.37               | 3.26                 |
| -12.6              | 0.322                               | 3.44               | 1.20                  | 4.09                                             | 4.28               | 1.20                 |
| -12.5              | 0.324                               | 4.24               | 1.22                  | 3.86                                             | 4.13               | 1.22                 |

Table 5.2 Fitting parameters of experimental (Gp/w - f) with the tunneling model with SRH recombination.

The fitting parameters at some gate voltages in depletion is given in table 5.2, by which the energy distribution of the interface trap density  $D_{it} \approx D_{it} + N_t x_t$  has been given in figure 5.8.b in comparison with the statistical model and High-Low frequency C-V method. In the statistical model, the equivalent parallel conductance is given by[48];

$$\frac{G_{it}}{\omega} = \int_{-\infty}^{\infty} \frac{qD_{it}}{2\omega\tau_{it}} \ln \left[1 + (\omega\tau_{it})^2\right] P(v_s) dv_s, \qquad (5.50)$$

where P(v<sub>s</sub>)dv<sub>s</sub> is a Gaussian probability function, and interface trap parameters are extracted either by using the ratio of the measured  $G_p/\omega$  at 5xf<sub>peak</sub> to that at f<sub>peak</sub>

(Nicollians's approach) or by using the width of the measured  $G_p/\omega$  at some fraction with respect to the peak position (Brews's approach) [49].

Although D<sub>it</sub> from High-Low C-V method is a little bit higher, due perhaps to a systematical error resulting from the difference between high and low frequency capacitance (since high frequency capacitance might be slightly over corrected from the series resistance effect), the results seem to be consistent among each other. From the energy distribution of the capture cross section ( $\sigma_p$ ) obtained from the statistical model, (figure 5.9.c), an average value of 10<sup>-16</sup> cm<sup>2</sup> is thought to be acceptable and consistent with a neutral trap.

The experimentally determined standard deviation  $\sigma_s$  of the statistical model as a function of surface band bending  $\psi_s$  is given in the figure 5.9.d One of the following mathematical models which describe the dependence of  $\sigma_s$  on several device parameters was developed by Brews [72]:

$$\sigma_{s}^{2} = \left[\frac{q}{kT(\varepsilon_{si} + \varepsilon_{v})}\right]^{2} \frac{q(Q_{f} + Q_{it})}{4\pi} \ln\left[1 + \left(\frac{\varepsilon_{si} + \varepsilon_{v}}{C_{N} + C_{D} + q^{2}D_{it}}\right)^{2} \lambda^{-2}\right], \quad (5.51)$$

where  $\lambda$  is the minimum wavelength of interface charge inhomogenities. This Brew's expression is fitted to the experimental values; the best fit gives  $\lambda$  as 52 Å which is the within the limit of the suggested interval [72].

Another analytical expression for  $\sigma_s$  was developed by Nicollian-Goetzberger [48,72]. This so called patchwork or quasi-uniform model provides an expression of  $\sigma_s$  as follows:

$$\sigma_s = \frac{q}{kT} \sigma_{\varrho} (C_N + C_D + q^2 D_{it})^{-1}, \qquad (5.52)$$

where the overall MIS structure is approximated by an array of elementary capacitors with equal characteristic area  $\alpha$ , and each capacitor possesses a uniform surface potential and a uniform effective interface charge density  $Q_N = Q_f + Q_{it}$ . Here  $Q_N$  presents a Gaussian distribution around the average value  $\overline{Q}_N$  with the standard

deviation  $\sigma_{\varrho} = \left(\frac{q\overline{Q}_N}{\alpha}\right)^{\frac{1}{2}}$ . This expression of  $\sigma_s$  is equally fitted to the experimental

values and the result (obtained for  $\alpha$ = 6.6 x 10<sup>-10</sup> cm<sup>2</sup>) is reported on the same figure 5.9.d as comparison. Although both approaches correctly reflect the slight  $\psi_s$  dependence of  $\sigma_s$ , the patchwork model seems much more acceptable to cover the rather dispersed experimental values.

# **CHAPTER 6**

# HOPPING TRANSPORT ASSESSED BY ADMITTANCE

## 6.1 Introduction

Though (as mentioned before) amorphous silicon based thin film transistor technology has increasing number of appli cations in the market, this structure exhibits a serious instability problem when used in dc mode at prolonged gate voltage bias stress, interpreted by two basic mechanisms: progress of trapped charges across the gate insulator due to the charge injection [69,73-76] or alternatively a slow process of metastable state creation in the semiconductor side, consisting of weak Si-Si bond breaking [76-83] (discussed in chapter 2). For a-Si:H TFTs, the two mechanism, more or less, might contribute to the instability phenomena [11] and manifest themselves as a shift of both on/off voltage (i.e., threshold voltage) of TFTs and the flatband voltage of the MIS capacitors under stress.

The creation of metastable defects or states can be provoked by a variety of means including illumination [84], current [85,86], electric field [87], doping [88] and rapid thermal quenching [89]. However, throughout this work, defects created by constant bias stress (electric field) was studied. In other words, a bias is applied to the top contact of MIS capacitor at low temperatures (< 100 °C) for long periods of time (> 10<sup>4</sup> sec.). It is a unipolar stress as only electrons (positive bias stress) or holes (negative bias stress) are present. In H-diffusion model (outlined in Appendix C), the difference between reference voltage and applied gate bias can be related to the band tail carrier density through:  $N_T=C_{ins} \Delta V$ . Assuming no charge injection, the increasing number of dangling bonds is related to the shift in reference voltage (will be discussed in detail in section 6.2):

$$\Delta N_T(t) = N_T(t) - N_T(0) = C_{ins}(V(t) - V(0))$$
(6.1)

Inserting this relation into (C.4) yields the streched exponential relation;

$$\Delta V_{ref} = \Delta V(0) \exp\left[-\left(t/\tau\right)^{\beta}\right]$$
(6.2)

with  $\Delta V_{ref}$  is the experimentally observed reference voltage shift under the gate bias stress and  $\Delta V(0)$  is the reference voltage value just at the turn on time of bias stress. The effect of negative bias stress on PECVD grown a-SiCx:H/c-Si structure was given as a function of time and temperature. There is a perfect agreement of this time evolution with the H-diffusion model (illustrated in Appendix C in fig.C.2).

Although H-diffusion model (proposed by Jackson and coworkers) [82,83] seems satisfactory, more recent investigations [89-92] have pointed out that the metastable defect creation mechanism can hardly accounts the observed time evolution or instabilities on a-SiNx:H/a-Si:H TFTs. In addition, Hickmott [93] has observed similar phenomenon in doped poly-crystalline silicon/thermal SiO<sub>2</sub>/c-Si structures where hydrogen can not be present due to high temperature process (above 1000 °C). Therefore, a charge carrier injection model should be considered seriously; for this respect in order to avoid the ambiguity between two amorphous material (a-Si:H/a-SiNx:H or a-Si:H/a-SiCx:H), a single film a-SiNx:H or a-SiCx:H alone may be deposited on crystalline silicon to find out the role of carrier injection and related mechanism(s) behind the instability of MIS capacitor. From now on, a-SiCx:H and a-SiNx:H films will be designated by a-SiN(C)x:H and an eventual discussion is valid for both of them. Specifically a derivation/discussion on dc hopping mechanism will be carried out within nitrogen and carbon rich a-SiN( C)x:H films through MIS structure in section 6.2. Moreover, this proposed model for a-SiN (C)x:H based MIS structure will be extended to ac hopping for a slightly carbon rich a-SiCx:H thin film in section 6.4.

## 6.2 Charge Injection : dc hopping

# 6.2.1 The frame of the ac capacitance Measurements

The frequency dependence of the a-SiNx:H film based MIS structure was already investigated in Chapter 5 [62]. An hypothetical charge injection and eventual frequency dependence of the MIS (a-SiNx:H and a-SiCx:H as insulator) structure at

hand for both accumulation and inversion gate voltage regime are schematically illustrated together with the corresponding equivalent ac circuits in the fig.6.1. The bias and thermal stress induced shifts of the C-V as a function of time were carried out and given in the fig.6.3. The C-V curves illustrated in fig 6.2 clearly point out that in the horizontal shift of the C-V characteristic, 'd.c' and 'a.c' contributions coexist.In other words, a charge modulation  $\delta Q_G$  on the gate, produces equal amount of opposite charges  $\delta Q_S = \delta Q_T + \delta Q_A$  (+  $\delta Q_{ss}$ ) located at the distance d<sub>I</sub>-x<sub>t</sub> (within a-SiN(C)x:H film, here x<sub>t</sub> is assumed as the average distance from the Si interface along which the injected charges might be extended), d<sub>I</sub> (a-SiN(C)x:H/p-Si interface), and d<sub>I</sub> + d<sub>D</sub> (edge of the depletion region within p-Si substrate for a-SiCx:H films only), respectively. The modulation of Q<sub>T</sub> (and Q<sub>ss</sub> for a-SiCx:H film) is thought a slow phenomenon.



Fig.6.1 Schematic charge injection and resulting ac modulation



Fig.6.2 Typical example of C-V and G-V curves exhibiting the substantial frequency dependence of the Cr/a-SiNx:H/cryst. p-Si MIS structure. The inset shows the frequency dependence f(kHz) of half height  $V_{HH}(V)$  in MIS structure. Also, admittance vs. gate voltage curves of the carbon rich a-SiCx:H based MIS structure as a function of a.c gate voltage modulation frequency were given in (b,c). In addition, insulator capacitance is confirmed via C-V measurement on MIM (Cr/a-SiCx:H/Cr) structure, given in (b).



Fig.6.3 (a) Admittance vs gate voltage measurements under accumulating/inverting gate bias stress (-/+ 50 V) on Al/a-SiCx:H/p- Si MIS structure subjected to differing charge injection situation : (0) virgin, (1) holes, (2) electrons, (3) holes, (4) electrons, respectively. Note that the C,G vs V curves initially shift to the left, implying the trapping of holes, whereas for positive gate bias stress, the curves move to the right. Finally, the curves are returned roughly to its original state for -/+ 50 V bias stress again with no change in slope, indicating that no interface states in the lower part of the band gap are created. (b) enhanced effects of the temperature on the admittance vs gate voltage curves at -/+ 50 V bias stress for about 3 hours. Notice that 0,1 and 2 stands for +50V gate bias stress at temperatures 300,350 and 375 K, respectively whereas 3 and 4 represent -50 V gate bias stress for the temperatures 350 and 375 K.

Furthermore, as  $Q_t$  has a spatial dependence, both the amount of modulation and its space location are frequency dependent (see fig.6.1). In accumulation (and inversion), all components of  $\partial Q_s \left[ = \partial Q_t + \partial Q_A (+ \partial Q_{ss}) \right]$  are located near interface, except  $\partial Q_t$  which is lying more or less within the film at the average distance  $x_t$ , leading to more or less frequency dependence of accumulation (or inversion) capacitance respectively [62]. If  $\frac{x_t}{d_t} <<1$ , this frequency dependence may remains

below the detectability limit as it is the case in a-SiCx:H film. However, it seems cautious to use the highest frequency available for evaluating the film thickness through capacitance measurement at accumulation.

For investigation of the injected charges into the dielectric film, the apparent C-V shift due to the a.c effect, should be avoided in the case of dc hopping case by selecting a measurement frequency high enough, avoiding the response from the position  $x_t$ , and leading to a conventional MIS capacitor behaviour. Consequently, the capacitances (C-V) of the sample was measured by a capacitance meter of 1 MHz measurement frequency at 350 mV/sec as gate voltage sweep rate. Typical C-V curves are given in fig. 6.4-a,b. They point out the extreme sensitivity of the structure both to an half an hour positive and negative bias stress application for various temperatures (uncertainty  $\approx 2$  K) and for either gate voltage sweep direction at 20 V and at -30 V corresponding respectively to free electron and free hole accumulation at the interface of the silicon substrate. A priori, the observed shift of the the C-V curve might be due to the injection of charge carriers from both gate electrode and the silicon sides. However, it is known that a given voltage shift  $\Delta V$  of the C-V curve may be expressed as the first moment of the bulk trapped charges, i.e., the product of injected total charge amount Q<sub>T</sub> through unit area by the moment

arm (or centroid of trapped charges)  $x_{M}(=d_{I}-x_{t})$ :  $\Delta V = \frac{Q_{T}x_{M}}{\varepsilon_{N}}$  with  $x_{M} = \frac{\int_{0}^{d_{I}} x\rho(x)dx}{Q_{T}}$ ,

where  $Q_T = \int_{0}^{d_I} \rho(x) dx$ , d<sub>I</sub> the insulator thickness and x<sub>M</sub> are measured from the gate

interface. In this respect, the gate side injection would lead to relatively negligible C-V shift since  $x_M$  remains smaller than  $d_1$  ( $x_M << d_1$ ) within the previously mentioned time interval. Consequently, throughout this work an injection from the silicon substrate has been assumed. The evolution of charge trapping both in temperature and in time may be either interface limited (Fowler-Nordheim tunneling by the gradual change of interface electric field through an eventual build up of trapped space charge) or bulk limited due to the 'hard' mobility of trapped charges throughout the insulator.



Fig 6.4. (a) Effects of the temperature on the C-V curves for both negative and positive stress gate voltages, (b) Effect of gate voltage sweep direction on the C-V curve: 1 and 2 represent (+) to (-) and reverse directions, respectively.

#### 6.2.2 Kinetics of charge injection under thermal and bias stresses

For investigating charge behaviors under bias and temperature stresses, the following procedure was applied as given in the following flowchart diagram. First, initial C-V curve was taken and fitted to cubic spline, half height voltage value between accumulation and inversion capacitances was determined, denoted by  $V_{HH}$  in the text, due to practical reason instead of commonly used flatband voltage,  $V_{FB}$ . The corresponding capacitance value  $C_{HH}$  is used for determination of the whole C-V curve along the voltage axis, indicating the amount of fixed charges in the a-SiN(C)x:H. Then, sample is kept biased in accumulation for a given period at a temperature T. At time t=t<sub>i</sub>, interrupting the stress, a capacitance was measured by applying previously determined  $V_{HH}$  and then the resulted C-V curve is fitted to cubic spline regression approach and the corresponding new  $V_{HH}(t_i)$  is obtained within a predetermined uncertainty in less than 0.25 sec. and the process is continued till it is stopped by the experimenter.



Fig. 6.5 Flowchart depicting the sequence of measurements for the rapid determination of C-V curve position along the voltage bias axis at a given date.

For achieving these tedious and time consuming experimental sequences, a LABVIEW program was developed to determine C-V voltage shifts vs. gate voltage stressing time  $[\Delta V_{HH}(t_i)]$ . After completing this task, final C-V is measured from accumulating to inverting gate voltages for carrying out the stress effects shown in fig.6.3 for each stress cycle. The mentioned time evolution cycle was similarly repeated for inverting gate bias stress, immediately after taking initial C-V curve by sweeping the voltage from accumulating to inverting side. The whole cycle was resumed for different temperatures

In addition to the above described capacitance kinetics, the d.c current versus time measurements (I(t)) were carried out on the same sample in order to guess the microscopic charge transport mechanism(s) or limitation(s). The measured I(t) curves under both accumulation (negative gate voltages) and inversion all exhibit a discernible time decay after the first few seconds and they tend to saturate for t beyond 10 hours (fig.6.6). The corrected current decays seem proportional to  $t^{-(\alpha-1)}$  with  $0 < \alpha < 1$ . This dispersive transport is in agreement with the continous time random walk (CTRW) theory [94] suggesting hopping between localized states or multiple release from traps [95].



Fig. 6.6 Current time decays of the Cr/a-SiNx:H/p-cryst. Si MIS structure under various constant gate voltages at room temperature: (a) accumulation, (b) inversion. Note that experimental uncertainties are assessed by the size of relevant symbol.

#### 6.2.3 Carrier percolation through the (semi) insulating a-SiCx:H film

In accumulation and inversion gate bias regime, the relevant carriers (holes in accumulation and electrons in inversion) may be injected into the film by direct tunneling; beyond a certain trap concentration it should become more favorable for carriers to hop farther by hopping (or multiple tunneling) rate *P* under local average electric field F which enhances the hopping towards the gate electrode direction (discussed in appendix D):

$$P_{+,-} = \upsilon_{ph} \exp\left[-\frac{2R}{\lambda} - \frac{(W \pm qRF)}{kT}\right] \text{ leads to}$$
$$P_{net} = P_{+} - P_{-} = \upsilon_{ph} \exp\left[-\frac{2R}{\lambda} - \frac{W}{kT}\right] \sinh\frac{qRF}{kT}$$
(6.3)

where q= elementary charge,  $v_{ph}$  = attempt to escape (phonon) frequency,  $\exp\left(-\frac{W}{kT}\right)$  = thermal activation factor with W= energy difference of the two involved traps,  $\exp\left(-\frac{2R}{\lambda}\right)$  = transfer integral of the relevant sites with R being the most optimal hopping distance and  $\lambda$  being the characteristic localization length of the wave function envelope around the trap site as  $\exp\left(-\frac{x}{\lambda}\right)$ . For  $F < \frac{kT}{qR}$ ,  $\sinh\left(\frac{qRF}{kT}\right) \approx \frac{qRF}{kT}$  and then P<sub>net</sub> becomes proportional to the local electric field F:

$$p_{net} \approx v_{ph} \left(\frac{qRF}{kT}\right) \exp\left[-\frac{2R}{\lambda} - \frac{W}{kT}\right]$$
 (6.4)

On the other hand, at relatively low temperature, carriers will tend to hop to longer distances to find sites which would lie energetically closer than the nearest neighbors; this version of hopping mechanism is the so called variable range hopping [96]:

$$p_{net} \approx v_{ph} \left(\frac{qRF}{kT}\right) \exp\left[-\frac{A}{T^{1/4}}\right]$$
 (6.5)

where  $A = 2 \left[ \frac{1}{(\lambda^3 k N(E))} \right]^{1/4}$  with N(E)= trap density per unit vol. per unit energy

interval.

For a disordered material, (on the contrary of the ordered structures where a constant transition rate p<sub>0</sub> exists between neighbors, corresponding to a hopping distribution  $\Gamma_0(t) = p_0 e^{-p_0 t}$  with  $\int_0^\infty t \Gamma_0(t) dt = p_0^{-1} \equiv \text{average}$  hopping time time constant), a continuous distribution of transition rate p results due to the variation of both the distances between the hopping sites and their energy depth [96]. The hopping time distribution [94]  $\Gamma(t) = (const.)t^{-(1+\alpha)}$ , with 0<  $\alpha$  <1, leads to:

$$p^{-1} = \int_{0}^{t} t' \Gamma(t') dt' \approx t^{1-\alpha}$$
 (6.6)

Although the charge transport is a complex process in a-SiN( C)x films, under high field at steady state, field-induced detrapping (or Poole-Frenkel emission) process is generally admitted as dominant mechnasim [97]. But under lower field, charge trapping or injection leads to a current decaying with time [98]. In other words, the injected carriers from the crystal silicon are trapped in the a-SiN( C)x film and a space charge is built up affecting the value of the electric field F<sub>s</sub> at the interface. This space charge which is continuosly supplied from the interface, is progressively extended into the dielectric film and then the current,  $I_E$ , measured in the external circuit [99]:  $I_E = I_C + I_D$  with  $I_C$  = contact current and  $I_D$  = displacement current. The last one is expressed by the time variation of the interface electric fields F<sub>s</sub>:

 $I_D = \varepsilon \frac{\partial F_s}{\partial t}$  with  $\varepsilon$  dielectric constant. On the other side the interface electric field  $F_s = -\left[\frac{V_G - V_{FB} - \Psi_s}{x_N} - \frac{Q_{ss}}{\varepsilon_N}\right]$  (where V<sub>G</sub>=appied gate voltage, V<sub>FB</sub>=flat band voltage, mainly due to the injected space charge Q<sub>T</sub>, Q<sub>ss</sub> interface state charge density) leads to  $J_D = \frac{\varepsilon_N}{x_N} \frac{\partial V_{FB}}{\partial t}$  since the surface potential  $\Psi_s$  remains constant during accumulation and inversion gate voltage regimes. In other words, the shift of the C-V curve in time due to the change of V<sub>FB</sub> and the time decay of the current are related to the same charge injection mechanism; the first one reflecting the stored charges, the last one being the charge flux.

As for the mobile carrier in this charge injection process dominantly one type carrier seems to be involved each case, i.e., electrons in the inversion and holes in the accumulation regimes. In this respect, at least two opposite type traps of equal efficiency (in the sense of concentration/cross section product), the one electron traps in inversion, the other hole trap in accumulation might be active inside the a-SiNx:H film. Moreover, their energy positions should be around midgap of a-SiNx:H film, at the proximity of silicon band gap. An adequate proposition might be the silicon dangling bond, the well known amphotheric K center [100] which is a negative correlation energy (U<0) defects: 2 K<sup>0</sup>=K<sup>+</sup>+K<sup>-</sup> is an exothermic reaction leading to stable intimate charged pairs (due to the charge transfer between singly occupied neutral K<sup>0</sup> centers. At equilibrium there are N/2 ionized K<sup>+</sup> (donor-like) center of energy level E<sub>T</sub> and N/2 ionized K<sup>-</sup> (acceptor-like) doubly occupied center of energy level E<sub>T</sub>-U with the fermi energy pinned at about E<sub>T</sub>-U/2. The unoccupied, singly and doubly occupied fraction of K centers at thermal equilibrium are expressed by  $f_0^+$ ,  $f_0^0$  and  $f_0^-$  respectively as follows [21]:

$$f_0^+ = \frac{1}{Z}; f_0^0 = \frac{2 \exp[(E_F - E_T)/kT]}{Z} \text{ and } f_0^0 = \frac{\exp[2(E_F - E_T + U/2)/kT]}{Z} \text{ with the}$$

partition function  $Z = 1 + 2 \exp\left[\frac{(E_F - E_T)}{kT}\right] + \exp\left[2\frac{(E_F - E_T - U/2)}{kT}\right]$ . Within the frame of the above described defects type, the hopping transition occurs either

between a  $K^0$  center at one site to another  $K^0$  center at the neighboring site or
between a  $K^-$  center and a  $K^+$  center located in close proximity. The rate of charge density may be expressed as follows [101,102]

$$\frac{d}{dt} \left( N^{+} - N^{-} \right) \approx P_{net} N^{2} \left( \left( f^{0} \right)^{2} - e^{-\frac{U}{kT}} f^{+} f^{-} \right)$$
(6.7)

where  $f^+$ ,  $f^0$ , and  $f^-$  define the occupation probabilities of defetcs K<sup>+</sup>,K<sup>0</sup> and K<sup>-</sup> respectively which are reduced to the previously given thermodynamical distributions  $f_0^+$ ,  $f_0^0$  and  $f_0^-$ , N=total local concentration of the K centers.

The injection of cariers from both accumulation and inversion layers inside the a-SiN( C)x:H film might be seen as a ' thermalization' of these stored charges, upto almost the position  $x_t$  inside the insulator (see fig.6.1) where a critical field is reached, limiting further trapping and enhancing the detrapping towards the relevant band by Poole-Frenkel barrier lowering [103]

# 6.2.4 Analytical outline of the capacitance voltage kinetics

The above summary in mind, now the analyses and discussion of the C-V curve time evolution under bias and temperature stresses may be interpreted by the following kinetic equation [104]:

$$\frac{dN_{A}(t)}{dt} = -N_{A}(t) [N_{T} - n_{T}(t)]S + Cn_{T}(t) \text{ with}$$
(6.8-a)

$$S = P_{eff}(t)\sigma_{eff}, \quad \sigma_{eff} = \sigma_p e^{\frac{2x}{x_0}}$$
(6.8-b)

where  $\sigma_{eff}$  is effective capture cross section of trap located in the insulator at a distance x from the interface (because the capture probability of a carrier impinging upon the insulator is reduced by  $e^{-\frac{2x}{x_0}}$  amount) [62],  $N_A(t)$  is the number of charge through unit area in the semiconductor for an applied gate bias,  $N_T$  is the number of defects through unit area in SiN( C)x, and  $n_T$  is the number of filled ones,

respectively. The first and second terms of the right hand side of (6.8-a) represent the forward and reverse processes repectively. In the present condition, the reverse process may be ignored. The main assumption in the above equation is that the injected carriers do not reach the gate electrode. Taking into account the previously presented relations (6.3) and (6.6) the net hopping rate  $P_{net}(t)$  and the time t becomes:

$$P_{net}(t) = \upsilon_{ph} \frac{qR}{kT} \frac{F_s(t)}{t^{(1-\alpha)}} \exp\left[-\frac{2R}{\lambda} - \frac{W}{kT}\right]$$
(6.9)  
with  $F_s(t) = \frac{qN_A(t)}{\varepsilon_s}$ .

Assuming both charge conservation,  $q[N_A(t) + n_T(t)] = C_N[V_G - V_{FB}(t)]$  and the smallness of  $n_T(t)$  in the presence of  $N_T(t)$ , the relation (6.8-a) becomes;

$$\frac{dN_{A}(t)}{dt} = -qN_{A}^{2}(t)Bt^{\alpha-1}$$
with  $B = N_{T}\sigma_{eff}\left(\frac{qR}{kT\varepsilon_{s}}\upsilon_{ph}\right)\exp\left[-\frac{2R}{\lambda} - \frac{W}{kT}\right]$ 
(6.10)

The solution of the relation (6.10) with the boundary condition

 $qN_A(0) = C_N \Big[ V_G - V_{FB}(0) \Big]$  leads to:

$$\Delta V_{FB}(t) = \Delta V_{HH}(t) = \left[V_G - V_{FB}(0)\right] \left[1 - \frac{1}{1 + \left(\frac{t}{\tau}\right)^{\alpha}}\right]$$
(6.11)

with  $\tau = \left\{ \frac{\alpha}{BC_N [V_G - V_{FB}(0)]} \right\}^{1/\alpha}$ .

#### 6.3.5 Evaluation of the parameters involved in the flatband voltage shift.

Through computer controlled LABVIEW program, the  $\Delta V_{HH}(t) \approx \Delta V_{FB}(t)$  curves were experimentally determined by Boonton 7200 capacitance meter as described in the section 6.2.4 at temperatures between 300-400 K under both strong accumulation and inversion gate voltage stresses. Examples of such measurements are given for both accumulation and inversion voltages in the fig. 6.7, respectively. It is worthwhile to note that the initial V<sub>HH</sub>(0) may be restored by applying the opposite stress voltage for a few minutes at the end of each temperature cycle. Qualitatively, the shapes of these two sets of curves seem to be similar although the variations for accumulation case is substantially more important. Using MATLAB minimization routine, the experimental sets of curves were fitted to the expression (6.11) and then the involved parameters  $\Delta V_0$ (=V<sub>G</sub>-V<sub>FB</sub>(0)),  $\tau$  and  $\alpha$  were obtained for each temperature and given in table 6.1.Considering the relation (6.4), and (6.10), the quantity B may be put on the following form:

$$B = \frac{M_c}{T} \exp\left[-\frac{W}{kT}\right] \text{ with } M_c = \frac{q \upsilon_{ph} R N_T \sigma_{eff}}{k\varepsilon_s} \exp\left[-\frac{2R}{\lambda}\right].$$
(6.12)

where the hopping range R is assumed independent of temperature; in other words the nearest neighbor hopping holds.



Fig.6.7 Time evolution of the capacitance vs. gate bias shift under; I-(a), (b) -30 and -50 V accumulating, II-(c), (d) +20 and +50 V inverting gate bias stresses at various temperatures for a-SiNx:H and a-SiCx:H films, respectively. Note that symbols are data, solid lines are obtained by fitting the relation (6.11) to the experimental points.

| V <sub>G</sub><br>(V) | Т<br>(К) | ⊿V₀<br>(V) | τ<br>(s) |
|-----------------------|----------|------------|----------|
|                       | 310      | 1.203      | 15000    |
|                       | 320      | 0.6371     | 3204     |
|                       | 330      | 1.027      | 2705     |
| -30                   | 345      | 1.9727     | 2017     |
|                       | 355      | 2.6821     | 419.9    |
|                       | 363      | 3.9413     | 83.5     |
|                       | 373      | 5.8111     | 77.77    |
|                       | 300      | 1.2598     | 3672     |
|                       | 312      | 1.5466     | 1364     |
|                       | 320      | 2.0492     | 945.7    |
| +20                   | 332      | 1.9338     | 213.1    |
|                       | 342      | 2.3345     | 123.6    |
|                       | 352      | 2.6885     | 95.53    |
|                       | 360      | 2.7144     | 64.55    |
|                       | 370      | 4.512      | 28       |

Table 6.1. Parameters  $\Delta V_0$ ,  $\tau$ ,  $\alpha$  resulted from the fitting of eq. (6.11) to the experimental data of a-SiNx:H based MIS structure for each temperature/stress voltage pair.

The parameter B was evaluated by using the relation (6.11) and log(T B) vs 1/T has been plotted in the fig. 6.8 for accumulation and inversion stress voltages, respectively. From the slope of the graphs, activation energies of a-SiN(C)x:H film based MIS capacitor were obtained for accumulating and inverting gate biases, respectively and given in table 6.2. As discussed previously, in this process of charge redistributions, it is not impossible that carriers would try to hop to longer distances to find sites which would lie energetically closer than the nearest neighbors. Within the frame of this assumption R varies with temperature [96]:

$$R = \left(\frac{9q\lambda}{8\pi k N(E)}\right)^{1/4} \frac{1}{T^{1/4}}.$$

Using the relation (6.4) and (6.10), the expression of B becomes:

$$B = \frac{M_{\nu}}{T^{1/4}} \exp\left[-\frac{A}{T^{1/4}}\right] \text{ with } M_{\nu} = \frac{N_T \sigma_{eff} q \upsilon_{ph}}{\varepsilon_s} \left(\frac{9q\lambda}{8\pi N(E)}\right)^{1/4}$$

This assumption has been tested by plotting  $\log(T^{1/4}B)$  vs  $T^{-1/4}$ . The results, reported in the fig. 6.9, seem in agreement with the variable range hopping.



Fig.6.8Plotting of log (TxB) vs. 1/T for testing nearest neighbor hopping for both accumulating and inverting gate bias stresses on a-SiNx:H (a,b) and a-SiCx:H (c), respectively.



Fig.6.9 Plotting of log ( $T^{1/4}$  xB) vs.  $1/T^{1/4}$  for testing variable range hopping for both accumulating and inverting gate bias stresses on a-SiNx:H (a,b) and a-SiCx:H (c), respectively.

Table 6.2. R, W and N(E) are evaluated values of hopping range, activation energy and density of states are obtained from the nearest neighbor and variable range hopping graphs, respectively.

| a-SiNx:H                 |        |                        |                                                                |      |  |  |  |  |
|--------------------------|--------|------------------------|----------------------------------------------------------------|------|--|--|--|--|
| Nearest Neighbor hopping |        | Variable Range Hopping |                                                                |      |  |  |  |  |
| V <sub>G</sub> (V)       | W (eV) | λ (Å)                  | N(E) (x 10 <sup>18</sup><br>cm <sup>3</sup> eV <sup>-1</sup> ) | R(Å) |  |  |  |  |
| -30                      | 0.11   | 12                     | 12                                                             | 61   |  |  |  |  |
| 20                       | 0.12   |                        | 8                                                              | 68   |  |  |  |  |
| a-SiCx:H                 |        |                        |                                                                |      |  |  |  |  |
| -50                      | 0.17   | 6                      | 2.86                                                           | 73   |  |  |  |  |
| +50                      | 0.17   |                        | 2.93                                                           | 73   |  |  |  |  |

The values of N(E) may be estimated as 9.6 10<sup>19</sup> cm<sup>-3</sup> eV<sup>-1</sup> for accumulation and 6.3 10<sup>19</sup> cm<sup>-3</sup> eV<sup>-1</sup> for inversion regimes from the slopes of the mentioned curves by taking [104]  $\lambda \approx 6$  Å. However, these values for a-SiNx:H film seem towards the upper limit of acceptable range. This estimation of N(E) was repeated for a larger value of  $\lambda$ =12 Å (although slightly at the limit of an expected localization) and then more acceptable results given in table 2, were obtained. Moreover , for both reasonable penetration depth d<sub>I</sub>-x<sub>M</sub> [62] and attempt to hop frequency ranges [105], a speculation about N<sub>T</sub> and  $\sigma_{\text{eff}}$  was attempted as given in the table 3.

Table 6.3.Speculation about N<sub>T</sub> [100,106] and  $\sigma_{eff}$  values using both the values of N<sub>T</sub> $\sigma_{eff}$  couple and the results given in table 2 for expected d<sub>I</sub>-x<sub>M</sub> and v<sub>ph</sub> values.

| V <sub>G</sub><br>(V) | N(E)<br>(cm⁻³eѴ¹)<br>x 10 <sup>18</sup> | R<br>(Å) | δ=d <sub>I</sub> -x <sub>M</sub><br>(Å) | ν <sub>ph</sub><br>(s <sup>-1</sup> ) | Ν <sub>τ</sub> σ <sub>eff</sub><br>x10 <sup>-6</sup> | N <sub>T</sub> =N(E)δ<br>(cm <sup>-2</sup> )<br>x10 <sup>12</sup> | σ <sub>eff</sub><br>(cm²)<br>x10 <sup>-19</sup> |
|-----------------------|-----------------------------------------|----------|-----------------------------------------|---------------------------------------|------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------|
| -30                   | 12                                      | 61       | 75-125                                  | 10 <sup>9</sup> -<br>10 <sup>11</sup> | 1.3-1.3x10 <sup>-2</sup>                             | 9-15                                                              | 0.8x10 <sup>-2</sup> -<br>1.4                   |
| +20                   | 8                                       | 68       | 75-125                                  | 10 <sup>9</sup> -<br>10 <sup>11</sup> | 2-2x10 <sup>-2</sup>                                 | 6-10                                                              | 2x10 <sup>-2</sup> -3                           |

The above analyses can be concluded as follows: although the investigation within the rather narrow temperature interval of 300-375 K could not allow to choose between nearest neighbor and variable range hopping, hopping in short as a dispersive rate limiting process seems consistent with the experimental results.

### 6.3 Depletion bias regime

Under the depletion bias regime (fig. 6.1), the direct tunneling of carriers from interface into the insulator traps seems to be less probable [52,61,63,64] due to the absence of accumulated carriers at the interface. Instead of direct tunneling, a two step mechanism is expected [52] (discussed in chapter 5). As given in fig.6.1, the corresponding characteristic time constants  $\tau_t$  and  $\tau_{ss}$  of these two independent parallel process might be assumed very different from each other (the probability of carrier exchange by the two step process is the product of individual probabilities corresponding to a longer characteristic time). Moreover, the rate limitation in this two step exchange might be imposed by the tunneling phenomenon [92], consequently  $\tau_t \approx \tau_{ss} \exp\left[\frac{2x_t}{\lambda}\right]$ . In other words, a trap of capture cross section  $\sigma_p$  located in the film at a distance  $x_t$  from the interface might be viewed by a

carrier at the interface as an effective trap with a capture cross section  $\sigma_{px}$  reduced by a factor  $\exp\left[-\frac{2x_t}{\lambda}\right]$ :  $\sigma_{px} = \sigma_p \exp\left[-\frac{2x_t}{\lambda}\right]$  (6.13)

## 6-3-1 Charge modulation effect on the admittance

The above described characteristic times  $\tau_t$  and  $\tau_{ss}$  are effective on the charge modulations of  $Q_t$  and  $Q_{ss}$  respectively (fig.6.1). It is well known that  $\tau_t$  is related to both actual band bending  $\psi_s$  and trap capture cross section  $\sigma_p$  [48]:

$$\tau_{ss} = \left(\sigma_p v_{th} p_s\right)^{-1} = \left(\sigma_p v_{th} p_e\right)^{-1} \exp\left(\frac{q \psi_s}{kT}\right)$$
(6.14-a)

$$\tau_{t} = \left(\sigma_{p} v_{th} p_{e} \exp\left[-\frac{2x_{t}}{\lambda}\right]\right)^{-1} \exp\left(\frac{q \psi_{s}}{kT}\right)$$
(6.14-b)

where  $p_s$  and  $p_e$  (with  $p_s = p_e \exp\left[-\frac{q\psi_s}{kT}\right]$ ) are free carrier concentration at the interface and in the silicon bulk, respectively. These two relations above might

interface and in the silicon bulk, respectively. These two relations above might explain the two capacitance steps (corresponding conductance peaks) in the depletion bias regime (fig.6.2 and 6.3); the main step towards accumulation side might be due to the modulation of  $Q_t$ , and similarly, the smaller one (not always clearly distinguished) to that of  $Q_{ss}$ . The important difference in the preexponential factor of the above relations might be the reason of their appearance at distinct values of  $\psi_s$ , by the way, at different gate voltages V<sub>G</sub> along the depletion region.

The same effect may be assessed in the  $C\left(\operatorname{or} \frac{G}{\omega}\right)$  vs. T curves (see fig.6.10). The measured activation energies are almost the same ( $\approx 0.4$  eV), confirming the expression (6.14); one more confirmation of this expression may be seen in the temperature shift of these two steps from each other due to the difference of

effective time constants caused by the difference of effective capture cross sections discussed previously (eqn. 6.14).



Fig.6.10 Admittance vs. temperature curves of the MIS structure (Al/a-SiCx:H/p-Si) as a function of a.c gate voltage modulation frequency.

In the case of accumulation bias regime (section 6.2), the relative frequency dependence of the space charges Q<sub>t</sub> and Q<sub>ss</sub> is considered (fig. 6.1). Let us discuss the behavior of Q<sub>t</sub>: if a small amplitude a.c voltage of angular frequency  $\omega$  is applied to the gate electrode, the modulation of localized states around both the Fermi level E<sub>F</sub>, and the position d<sub>I</sub>-x<sub>t</sub> (measured from the gate side) is possible as long as both the free carrier supply and drain at the voltage modulation rate are satisfied. The energy depth  $\Delta E_{\omega} \equiv E_{\omega} - E_F$  on either side of E<sub>F</sub> (and parallelly  $\Delta x_{\omega}$  on either side of d<sub>I</sub>-x<sub>t</sub>) is dependent on the modulation frequency  $\omega$ . In other words, for a given couple of  $\omega$  and temperature T, there exists an energy depth  $\Delta E_{\omega}$  (by the way, a spatial depth  $\Delta x_{\omega}$ ) such that the states within  $\Delta E_{\omega}$  are able to follow the

modulation, and the states beyond the depth  $\Delta E_{\omega}$  remain unchanged; for the boundary level (or position), the states can only partially respond to the modulation leading to the following condition:

$$\omega \tau_i = 1 \tag{6.15}$$

where  $\tau_i$  = thermal emission (or release) time determined through the detailed balance calculation for the occupancy function  $f_t$  of localized states at  $E_F$  by the kinetics of carrier exchange [87] and  $\tau_i = \upsilon_p^{-1} \exp\left[\frac{\Delta E_{\omega}}{kT}\right]$  with  $\upsilon_p$  = attempt to escape frequency. The relation (6.15) becomes

$$\Delta E_{\omega} = kT \ln \frac{v_p}{\omega} \tag{6.16}$$

This expression points out roughly the extension of  $\Delta E_{\omega}$ , which is inversely frequency dependent. In chapter 2, the eventual distribution of localized states are discussed and a series of Gauss like distributed dangling bond (DB) states, shifted in energy from each other, is expected, leading to a more or less uniformly distributed density of localized states within the mobility gap apart from tail states. In light of this analysis and the relation (6.16), the modulation  $\delta Q_t$  of Qt (fig. 6.1) might be considered as roughly proportional to  $\Delta E_{\omega}$ :

$$\delta Q_t = (const.)kT \ln \frac{v_p}{\omega}$$
(6.17)

The overall MIS capacitor may be considered as a parallel plate capacitor of capacitance C:

$$C = \frac{\varepsilon_{eff} A}{\overline{d}}$$
(6.18)

where the first plate is the gate electrode, the opposite second plate may be taken as a fictitious plate located at the position  $\overline{d}$  from the gate;  $\overline{d}$  is defined as a weighted average distance of all the charge modulations  $\delta Q_s (= \delta Q_t + \delta Q_{ss} + \delta Q_A)$ to counter-balance the gate modulation  $\delta Q_g$  (see fig.6.1):

$$\overline{d} = \left[\frac{(d_I - x_t)\partial Q_t + d_I \partial Q_{ss} + (d_I + d_D)\partial Q_A}{\partial Q_s}\right]$$
(6.19)

The relation (6.17) together with the expected frequency dependence of  $\delta Q_{ss}$ , C is strongly frequency dependent at depletion regime (see fig.6.2-b,c). The overall frequency dependence of the C-V<sub>G</sub> curves may be carried out by plotting V<sub>FB</sub> vs. log( $\omega$ ) (fig 6.11). Moreover, on the same figure, the effective interface state density D<sub>it</sub> were calculated around the flatband capacitance C<sub>FB</sub> by the following relation [44]

$$D_{it} = A^{-1} \left[ \frac{C_{FB} (C_I - C_{FB})}{3qkT [dC/dV]_{FB}} - \frac{C_I^2}{q^2 (C_I - C_{FB})} \right]$$
(6.20)

Similar variation of  $V_{FB}$  and  $D_{it}$  as a function of frequency seems consistent with the above discussion.



Fig.6.12 Flat band voltage and effective interface state density  $D_{it}$  at flat band configuration as a function of gate bias frequency.

### 6.3.2 DLTS Measurements

Deep level transient spectroscopy (DLTS) [107,108-119] as the conventional ac conductance technique [43] remains very attractive for determination of a great deal of information on the energy, concentration, and capture cross section of electrical interface traps.

The coexistence of traps of different origin or differing from a given trap by modification of the neighboring local environment inevitably leads to complex distributions of both trap energy and capture cross section throughout the band gap [48]. Consequently, the original large pulse DLTS signal requires complex data processing with rough approximations [117,119]. As a partial solution, a small signal (or energy resolved) version has been adapted to MIS samples, where a small injection pulse superimposed on a quiescent bias, V<sub>G</sub> [112-117]. This quiescent bias, V<sub>G</sub>, defining the position of the Fermi level at the surface of Si, may be used as a probe especially along one-half of the Si energy band gap by using depletion approximation. Interface traps of density D<sub>it</sub> located in the lower half of the energy band gap of the p-type silicon substrate can be considered; the electron capture and emission process is neglected within the depletion approximation. The measurement involves the periodic application of small-voltage pulses  $\delta V_{G}$  of width  $t_p$  to drive a MIS capacitor from depletion towards accumulation to fill the interface traps in the region  $E_F - \delta E$  around the Fermi level at surface  $E_F$  with majority carriers (holes). After returning to the quiescent gate bias V<sub>G</sub>, emission of trapped carriers gives the capacitance transient  $\delta C(t)$ :

$$\partial C(t) = \frac{C_{\infty}^{3}}{\varepsilon_{s} N_{A} C_{I}} D_{it} \left[ 1 - \exp\left(-e_{p} t\right) \right] \partial E = \partial C(0) \left[ 1 - \exp\left(-\frac{t}{\tau_{i}}\right) \right]$$
(6.21)

where  $C_{\infty}$ =total MIS capacitance at the quiescent bias V<sub>G</sub>,  $\tau_i$  = characteristic thermal emission time discussed at the section 6.3.1.

Using linear correlation averaging [120], a comparison of the two different domains of the capacitance transient gives the DLTS signal as [112,114,121]:

$$S = \frac{1}{T_p} \int_{0}^{T_p} \delta C(t) F(t) dt$$
(6.22)

where F(t)= weighting function,  $T_p$  = period of applied trap filling pulse. For our system, the equation can be reorganized by using its weighting function [122];

$$S = \delta C(0) \frac{1 - \exp\left[-\frac{T_p}{2\tau_i}\right]}{T_p} \left\{ \tau_i \exp\left(-\frac{t_d}{\tau_i}\right) - \left(\tau_i - t_g\right) \exp\left(-\frac{T_p - 2t_p}{2\tau_i}\right) \right\}$$
(6.23)

where  $t_p$  is the trap filling pulse width and  $t_g=t_p+t_d$  with  $t_d=\frac{T_p}{20}$  = the capacitance meter delay time [107,121-123].

By fitting the DLTS output S (eq.6.23), both the energy depth from the silicon valence band edge of probed energy interval  $\delta E$  and effective interface state density D<sub>it</sub> may be evaluated from the positions in temperature (Arrheniuss plot) and height of the DLTS output extrema S<sub>ext</sub> respectively [107,121-123]. Similar to  $C\left(or\frac{G}{\omega}\right)$  vs. T curve, two series of peaks A and B were observed (see fig. 6.13-a,b). Both of them exhibit the same activation energy (~0.4 eV) illustrated in fig.6.13-c, confirming the analysis through the relation (6.14). The smaller peak (A) with shorter emission time, implying larger capture cross section, probably corresponding to the response of Q<sub>ss</sub> (fig.6.1) leads to an effective density of state 4 x 10<sup>11</sup> eV<sup>-1</sup> cm<sup>-2</sup>, the larger one (B) attributed to response of Q<sub>t</sub>, gives a value of 10<sup>12</sup> eV<sup>-1</sup> cm<sup>-2</sup> (fig. 6.13-b). As a result, the depletion regime of the MIS structure, may be unambiguously used for the determination of both the amount of injected charge carriers inside the film and density of states at film/silicon interface; these are extremely important for application point of view.



Fig. 6.13 (a) Small pulse DLTS spectra in temperature scan mode for MIS structure at constant gate bias for different frequencies. (b) Example of deconvolution procedure where symbol is data and solid lines are obtained by fitting to the S function of DLTS signal, (c) Arheniuss analysis of the emission rate for the two peaks in spectrum.

### 6.4 Ac Hopping conduction in intrinsic a-siCx:H film

In the case of dc hopping, the apparent C-V shifts due to ac effect was avoided by selecting the measurement frequency high enough. Now the analyses and discussion on slightly carbon rich intrinsic a-SiCx:H film in the form of MIS structure for both strong accumulation and inversion regimes will be interpreted by ac hopping conduction, assessed through admittance measurements (see fig. 6.14). In the

figure, both conductance  $\left(\frac{G}{\omega}\right)$  and capacitance (C) variations of the MIS structure

as a function of dc gate bias voltage V<sub>G</sub> for various ac modulation frequencies are given. Apart from almost expected voltage behavior, there is a remarkably strong frequency dependence. In reality, voltage and frequency dependences are interpenetrated. These curves exhibit two series of conductance peaks (and corresponding capacitance steps) for all frequencies except the low frequency range<20 Hz where only a single step is distinguished. Probably the silicon substrate at the interface might be slightly inverted (or injected) at zero dc gate bias voltage due to the huge density of localized states at the interface and within the film, depicted in fig. 6.14-c. The slight voltage dependence of the accumulation capacitance is due to the high density of localized states within the pseudo gap stretching the depletion towards the accumulation region [48,124,125]. For strong accumulation beyond  $V_G$  of about -15 volts, a saturated capacitance value was obtained. The qualitatively described phenomenon under accumulation in dc hopping case is also valid and may be simulated by the equivalent circuit given in fig 6.1. The measured accumulation capacitance  $C_{mp}$  (together with the measured parallel conductance  $G_{mp}$ ) is related to the circuit elements:

$$C_{mp} = \frac{\left(C_{t} + C_{c} + \omega^{2}C_{c}C_{t}^{2}R_{t}^{2}\right)}{\left(1 - \omega^{2}R_{s}R_{t}C_{c}C_{t}\right)^{2} + \omega^{2}\left(C_{t}R_{t} + R_{s}\left(C_{c} + C_{t}\right)\right)^{2}}$$
(6.24)

$$\frac{G_{mp}}{\omega} = \frac{\omega \left[ C_t^2 R_t + R_s (C_c + C_t)^2 + \omega^2 R_s R_t^2 C_c^2 C_t^2 \right]}{\left( 1 - \omega^2 R_s R_t C_c C_t \right)^2 + \omega^2 (C_t R_t + R_s (C_c + C_t))^2}$$
(6.25)

Similarly, the measured series accumulation capacitance ( $C_{ms}$ ) and measured series resistance ( $R_{ms}$ ) are related to the circuit elements:

$$C_{ms} = \frac{(C_c + C_t)^2 + \omega^2 C_c^2 C_t^2 R_t^2}{(C_c + C_t) + \omega^2 C_c C_t^2 R_t^2}, \ R_{ms} = \frac{C_t^2 R_t}{(C_c + C_t)^2 + \omega^2 C_c^2 C_t^2 R_t^2} + R_s$$
(6.26)



Fig.6.14 Admittance measurements of Al/a-SiCx:H/p-cryst. Si MIS structure as a function of gate bias: conductance and capacitance measured by both HP 4192A impedance analyzer for higher frequencies (a) and SR 830 Lock-in amplifier for lower frequencies (b). Schematic illustration of interface or injected charges around "interface" (c).



Fig. 6.15 (a) Evaluated  $R_{ms}$  as a function of frequency from the measured admittance, (b) extracted  $1/R_T$  values (from the relation 6.27) as a function of ac modulation frequency to test the agreement with the prediction of ac hopping conductivity.

The frequency dependence of the admittance along the strong accumulation bias voltages (V<sub>G</sub><-4 Volts) may be originated from the more or less modulation of the injected charges Qt (discussed elusively in previous section). In other words, increasing ac modulation frequency reduces  $\delta Q_t$ , a reduced  $\delta Q_t$  increases  $\langle d \rangle$ which in turn decreases the accumulation capacitance C, in agreement with the capacitance values for V<sub>G</sub><-4 Volts as shown in fig.6.14-a. In the same figure, the measured parallel conduction  $\frac{G}{a}$ , on the contrary, increases substantially as a function of modulation frequency  $\omega$  for each value of accumulation gate bias. An eventual series resistance R<sub>s</sub> might produce qualitatively this type of admittance frequency dependence. Therefore, a Matlab program was used to evaluate series resistance R<sub>ms</sub> as a function of frequency from the measured admittance, shown in fig.6.15. But the conventional series resistance correction [48] was not enough to remove the experimental frequency dispersion. The measured accumulation impedance ( a capacitance  $C_{ms}$  in series with a resistance  $R_{ms}$ ) has carried out that the series resistance is strongly frequency dependent (see fig. 6.15). The mentioned problem was solved by introducing a frequency dependent resistance, Rt, related to the path between the average position of  $\delta Q_t$  and interface as shown in fig.6.1 within the equivalent circuit diagram. Then, R<sub>t</sub> was determined for each frequency

by using the relation (6.27) with the following parameters;  $C_c+C_t$  ( $\approx$ 670 pF) is lowest frequency capacitance value in the C-V curve where measured capacitance may be taken to be not affected by series resistance,  $C_c (\approx 520 \text{ pF})$  is the geometric capacitance of the film determined from the relation  $C = \varepsilon A/d$  where  $\varepsilon$  and d were obtained through UV-Visible measurement and  $R_s$  ( $\approx$  100  $\Omega$ ) is the resistance of substrate, found by extrapolating the data in fig.6.15-a. The values of  $R_t^{-1}$  as a function of ac modulation frequency is reported on fig.6.15-b. The log-log plotting carries out a power dependence of  $R_t^{-1}$  on  $\omega : R_t^{-1} \propto \omega^s$  with s≈0.6. This value of s is in agreement with the prediction of ac hopping conductivity [126]. The frequency dependence of the conductivity along the a-SiCx:H film is plausible within the model where the film is constituted by two phases, the first phase is more conductive  $\pi$ bonded clusters dispersed randomly in a more resistive second phase of sp<sup>3</sup> bonded disordered matrix. Across such a structure, charges are stored at the boundaries between conducting and less conducting regions leading to time dependent polarization which in turn creates the frequency dependence of the conductivity[127]

Roughly, for the MIS structure at hand, during the dc gate bias voltage scanning from accumulation towards more positive values, the bias dependent capacitance range defines the depletion bias regime. A further change of dc gate bias towards more positive values, recreating the bias independent capacitance region, forms the inversion regime. In depletion, the direct percolation of carriers from interface into the insulator traps is not possible [52,61-64] due to the absence of stored carriers at the interface (the region under the gate electrode is depleted from the majority carriers, minority carriers are not yet generated enough and the inverted (or injected) layer at the interface beyond the gate, remains still disconnected from the region under the gate electrode, [128]). But indirect two step mechanism (tunneling + hopping) as described in previous section is plausible. This carrier percolation through the film contributes to the measured admittance by enhancing the exchange rate of SRH process compared to the exclusive interface process. This extra charging/discharging may be simulated by a parallel admittance Yt to the one Yss associated with the interface SRH process alone as shown in the depletion equivalent circuit diagram given in fig.6.1. The characteristic capture time

143

of two step process related to the modulation of  $Q_t$  is substantially larger than that of single step process, related to the modulation of  $Q_{ss}$ . This difference in characteristic capture times, might explain the two series of conductance peaks (or capacitance steps) occurring at distinct gate bias voltages along the depletion region (the peak series towards accumulation side might be due to the modulation of  $Q_t$  [129].

Capture time  $\tau$  is proportional to  $e^{\frac{q \psi_s}{kT}}$  where  $\psi_s$  is the band bending at silicon surface; in turn,  $\psi_s$  increases with V<sub>G</sub> and hence capacitance decreases for high frequencies shown in fig. 6.14-a and b. But, at lower frequencies than about 1 kHz, majority percolation still dominates the measured capacitance because of the fact that charges deep inside the film may respond ac modulation. As a result, first step moves toward strong inversion gate bias voltages at which already trapped holes are injected back to Si, and dc field is terminated by inversion and depletion charges. On the other hand, second step superimposed on the first one, (see fig.6.14-a and b), becomes visible with a slight increase in its height as frequency decreases below 1 kHz. This scenario is also confirmed by conductance peaks where smaller peak is superimposed on the larger one (i.e., first peak) again, clearly visible at low frequencies in fig.6.14-a,b.

Another feature seen in fig.6.14 is that C-V measurements do not exhibit the conventional MOS low frequency characteristics even at strong inversion regime; inversion charges may respond only dc voltage without being affected by ac modulation. In other words, the carriers would be trapped by surface states or traps inside the film where their exchange with silicon conduction band might be very slow process. The mechanism seems plausible since the band offset between crystalline Si and a-SiCx:H might greatly be located at the valence band side [130,131]. Therefore, minority carriers (inversion charges) might easily jump over or tunnel through a small barrier and get trapped inside the film in order to counterbalance the applied dc gate bias. Beyond a certain dc gate bias, depending on the frequency, both the capacitance and conductance are saturated to constant values  $C_s$  and  $G_s$  respectively, independent of bias. In turn,  $C_s$  and  $G_s$ , see fig.6.14). This saturated admittance has been interpreted here by taking into account the lateral ac conduction at film/Si interface beyond the gate along more or less inverted (or

144

injected) layer [128]. The situation is depicted in fig.6.16 and a relevant equivalent circuit is added:  $C_c$  is the a-SiCx:H film capacitance,  $R_f$  ( $R_c$ ) is the field dependent (independent) resistor,  $C_D$  is the depletion capacitance under the field plate and  $C'_D$  is the depletion capacitance beyond the field plate [128].



Fig.6.17 Schematic illustration of lateral ac conduction at film/semiconductor interface and is equivalent circuits.

For weak inversion and before,  $R_f^{-1}$  beneath the gate is low even zero; this voltage dependent  $R_f^{-1}$  increases with V<sub>G</sub> connecting the inverted (or injected) layer beyond the gate. In other words, the ac current spreads laterally, enlarging the effective gate area, from the geometric value A to A<sub>eff</sub>. A<sub>eff</sub> increases inversely proportional to the modulation frequency, leading to  $C'_D >> C_D$ . This voltage independent  $C'_D$  increases the measured capacitance by decreasing the frequency and explains the bias independence of measured admittance. The admittance corresponding to the equivalent circuit in fig.6.16 may be expressed as a function of circuit elements as follows[48,128]:

$$\frac{G_s}{\omega} = \frac{\left(\omega g_{Tot} C_c^2 C_D'^2\right)}{\left(\omega^2 C_D'^2 \left(C_D + C_c\right)^2 + g_{Tot}^2 C_T^2\right)}$$
(5.5.5)

$$C_{s} = \frac{C_{c} \left(g_{Tot}^{2} C_{T} \left(C_{D} + C_{D}'\right) + \omega^{2} C_{D}'^{2} C_{D} \left(C_{D} + C_{c}\right)\right)}{\left(\omega^{2} C_{D}'^{2} \left(C_{D} + C_{c}\right)^{2} + g_{Tot}^{2} C_{T}^{2}\right)}$$
(5.5.6)

where  $C_T = C'_D + C_D + C_c$ ,  $g_{Tot} = R_{Tot}^{-1} = \frac{g_c g_f}{g_c + g_f}$  with  $g_f = R_f^{-1}$ ,  $g_c = R_c^{-1}$ , and  $C_D$  is the depletion capacitance in the strong inversion regime As in the case of accumulation part, those equations were solved for  $g_{Tot}$  by iteration, after  $C_D$  was determined from the minimum of the capacitance  $C_{min} \left( = \frac{C_c C_D}{C_c + C_D} \right)$ , measured at high frequency limit. The iteration cycle was resumed for other measurement frequencies and the extracted  $g_{Tot}$  and  $C'_D$  were reported in the fig.6.18 where fairly good match is obtained between theory and experiment. As can be seen in these figures,  $g_{Tot}$  ( $C'_D$ ) get larger for higher (lower) measurement frequencies. The frequency dependence of  $g_{Tot}$  ( $g_{Tot} \propto \omega^s$  with  $s \approx 0.6$ ) might carry out a lateral hopping conductivity inside a-SiCx:H around the interface.



Fig. 6.18 Measured conductance vs. measuring frequency at constant gate bias (3 V) for Al/a-SiCx:H/p-Si MIS structure. Evaluated  $g_{Tot}$  and  $\dot{C_D}$  were also given as a function of frequency. Notice that log ( $g_{Tot}$ ) vs. log(f) is a straight line with s $\approx$  0.6, consistent with percolation theory.

# CHAPTER 7

## **CONCLUSIONS AND FUTURE WORKS**

Besides microprocessors, large area electronics such as liquid crystals displays, optical scanners with 20-25 cm device dimensions are the other developing part of integrated circuit technology. In recent years, special attention has been devoted to the use of plasma enhanced chemical vapor deposition (PECVD) grown amorphous silicon alloys thin film in display and input/output technologies. The pixel, constituted by a pair of p-i-n photo sensing diode and switching thin film transistor (TFT) may be fabricated totally by various silicon based amorphous thin films. In that sense, in one side a-SiCx:H thin film for light sensing/emitting diode (p-i-n or Schottky), on the other side a-SiNx:H film as an insulator both for MIS and TFT structures were intensively investigated.

In this work, a-SiNx:H and a-SiCx:H thin films have been produced by PECVD technique on c-Si semiconductor in the form of MIS structure and both the quality of the production processes and films have been monitored with the determination of electrical characteristic of mentioned films with the c-Si interface via admittance measurements (Capacitance, conductance vs. gate bias, its ac modulation frequencies, and temperature measurements together with DLTS). Also, optical characterization of the mentioned films were investigated through FTIR and UV-Visible Transmission measurements as optical probing.

The main drawback of this a-Si:H technology for large area opto-electronics is metastability or degradation problems originated from continous evolution of the atomic configuration within the amorphous materials under the functioning circumstances. In that sense, instability phenomena (due to the creation of metastable states and charge injection/percolation into the gate electrode) were studied in both c-Si/a-SiCx:H and c-Si/a-SiNx:H heterojuctions. Specially, the time evolutions of both d.c current and flatband voltage of these heterojunctions, based on MIS structure, were worked by subjecting to bias/temperature stressing kinetics.

148

Then the enrolled trap energies leading to instability phenomenon were identified with temperature mode of DLTS and freezing out measurements.

According to experimental observations, the following points are remarkable; the accumulated charges (electrons or holes as to gate polarity) at the interface are percolated by tunneling and hopping throughout the insulator towards the gate electrode. This dispersive transport of carriers might occur through amphotheric type localized centers, active for both electrons and holes. These localized states might be attributed to the silicon dangling bonds in the a-SiNx:H, namely the famous K centers of negative correlated energy. The energy level of the positively charged centers would be distributed in energy around the silicon conduction band edge, that of the negatively charged centers would near the silicon valance band edge. This situation would allow the injection of accumulated electrons at strong inversion for the former case, the accumulated holes at strong accumulation for the latter case. The injection from the semiconductor to the insulator might be by direct tunneling or through the eventual interface trap mediated tunneling. However the rate limiting process seems to be dispersive hopping mechanism\_across the a-SiNx:H film.

It seems us that the discussion above for a-SiNx:H film is also valid for intrinsic carbon rich a-SiCx:H film once taking into account the structures of both a-Si:H and a-C:H films. The eventual localized state types and their distribution in a-SiCx:H have been qualitatively and descriptively outlined. Both the FTIR and UV-Visible transmittance tests indicate the presence of  $\pi$ -bonded graphitic clusters dispersed randomly in the "sea" of  $\sigma$ -sp<sup>3</sup> like tetrahedral disordered matrix.

As the main contribution of this work, MIS structure has been shown as a simple test device to study the ac hopping conductivity across intrinsic a-SiCx:H and a-SiNx:H films. The dependence of the ac conductivity on the frequency power  $(\sigma \propto \omega^s \text{ with s} \approx 0.6)$  has been admitted as due to the eventual hopping mechanism.

At last, Combo Pattern Generator was implemented and then inverted staggered type thin film transistor was succesfully produced.

149

As a future works, the expertise gathered as a result of these works on c-Si (and/or a-Si:H)/a-SiNx:H (and/or a-SiCx:H) interface will be used in the characterization of TFT's and it seems that more intensive works to fabricate device quality insulator for TFT should be done once considering the image sensor arrays, which is much more complicated structure than TFT's.

#### **APPENDIX A**

# **REVIEW OF CONDUCTANCE ANALYSIS**

Let us derive expressions for the admittance of the MIS capacitor as a function of bias and frequency to obtain the corresponding equivalent circuits (given in fig.4.8) which fit to experimental observations. Experimental evidence indicates that only capture and emission of majority carriers are important when measuring in the depletion region. Application of an ac signal results in a time varying Fermi function.



Fig A-1. Schematic diagram of band bending in depletion of silicon surface in n-type MIS capacitor.

#### Single Level Model:

From Schockley-Read-Hall statistics, the capture rate of electrons (or holes for p-type Si) by a single level interface state is (see fig.A-1)

$$R_{n}(t) = N_{ss}c_{n}[1 - f(t)]n_{s}(t)$$
(A-1)

and the emission rate is

$$G_n(t) = N_{ss}e_n f(t) \tag{A-2}$$

where  $N_{ss}$  is the density of states (cm<sup>-2</sup>), c<sub>n</sub> electron capture probability (cm<sup>2</sup>/sec), e<sub>n</sub> electron emission constant (sec<sup>-1</sup>), f(t) is the Fermi function at

time t, and  $n_s(t)$  electron density at the silicon surface at time t(cm<sup>-3</sup>). Therefore, the net current density will be,

$$i_{ss}(t) = qN_{ss}c_n(1 - f(t))n_s(t) - qN_{ss}e_nf(t)$$
(A-3)

Reporting both the Fermi function and the amount of charge density at the silicon surface as the sum of dc and ac part;

$$f(t) = f_0 + \delta f \tag{A-4-a}$$

$$n_s(t) = n_{s0} + \delta n_s \tag{A-4-b}$$

with  $f_0$  is the Fermi function, corresponding to dc gate bias,  $V_G$ , and  $\delta f$  is the change caused by ac signal,  $n_{s0}$  is the charge density at the silicon surface when the Fermi level is at the trap level and  $\delta n_s$  is the change caused by ac signal. Expressing the emission rate (e<sub>n</sub>) in terms of capture one (c<sub>n</sub>) from the balance equation (=  $e_n = c_n (1 - f_0) n_{s0} / f_0$ ) and substituting the above relations into the net current density relation (eq.A.3) leads to ;

$$i_{ss}(t) = qN_{ss}c_n \left[ (1 - f_0)\delta n_s - n_0 \frac{\delta f}{f_0} \right]$$
(A-5)

On the other hand, redefining the net current density as  $(i_{ss}(t) = qN_{ss} df/dt)$ , and equating the relation (A-3) and solving for df/dt yields;

$$\frac{df}{dt} = c_n (1 - f_0) \delta n_s - c_n n_{s0} \frac{\delta f}{f_0}$$
(A-6)

The small signal variation of the Fermi function is defined as  $\delta f = f_m e^{j\omega t}$ , hence time variation will be equal to the relation given below;

$$\frac{df}{dt} = j\omega\delta f \tag{A-7}$$

Rearranging the relation (A-6) and (A-7) and extracting  $\delta f$  causes to:

$$\delta f = \frac{f_0 (1 - f_0) \delta n_s}{n_{s0} [1 + j \omega f_0 / c_n n_{s0}]}$$
(A-8)

Substituting the eq.(A-8) into (A-5) yields the net current density as;

$$i_{ss}(t) = \frac{j\omega q N_{ss} f_0 (1 - f_0) \delta n_s}{(1 + j\omega f_0 / c_n n_{s0}) n_{s0}}$$
(A-9)

with  $\delta n_s/n_{s0}$  term is equal to the ac surface potential  $\left(\equiv \delta u_s = \frac{q\psi_s}{kT}\right)$  where

 $\psi_s$  is the silicon band bending in terms of kT/q. Finally, the equation (A-9) turns out to be

$$i_{ss}(t) = Y \delta \psi_s$$
 (A-10-a) with  $Y = j\omega \frac{q^2}{kT} \frac{N_{ss} f_0(1 - f_0)}{(1 + j\omega f_0/c_n n_{s0})}$  (A-10-b)

The relation (A-10-b) is the admittance of a series RC network with capacitance  $C_{ss} \left(= \left(q^2 N_{ss} f_0 (1 - f_0)\right)/kT\right)$  and time constant  $\tau_{ss} \left(= f_0/c_n n_{s0}\right)$ , respectively. Separating real and imaginary parts (due to the fact that impedance analyzer was implemented to measure admittance in parallel mode though it has ability to measure in series mode as well), the equivalent conductance and capacitance are obtained as follows:



Fig. A.2 (a) Interface trap admittance of RC branch and (b) derived relevant quantities.

$$G_p = \frac{C_{ss}\omega^2 \tau_{ss}}{1 + \omega^2 \tau_{ss}^2}$$
(A.11-a)

$$C_p = \frac{C_{ss}}{1 + \omega^2 \tau_{ss}^2} \tag{A.11-b}$$

On the contrary, for an MIS capacitor, the total charge density at a given bias will be

$$Q_{T}=Q_{s}+Q_{ss}+Q_{f} \qquad (A.12)$$

where  $Q_s$  is the silicon space charge density,  $Q_{ss}$  is the surface state charge density and  $Q_f$  is the fixed charge density in the insulator. The ac current density,  $i_T(t) (\equiv dQ_T/dt)$  would be;

$$i_{\rm T}(t) = i_{\rm s}(t) + i_{\rm ss}(t)$$
 (A.13)

where  $i_s(t)$  and  $i_{ss}(t)$  are the ac current densities changing the silicon space charge layer and interface states, respectively. To obtain the former one,  $i_s(t)$ , variation of current with respect to band bending has to be considered:

$$i_s(t) = \frac{dQ_{sc}}{d\psi_s} \frac{d\psi_s}{dt}$$
 with  $\psi_s(t) = \psi_{s0} + \delta\psi_s$  is the silicon band bending in volts

at a time t,  $\psi_{s0}$  is the silicon band bending corresponding to the applied gate bias and  $\delta \psi_s = a \exp(j\omega t)$ . Therefore, time variation would be  $d\psi_s/dt = j\omega \delta \psi_s$ . As for the latter one,  $dQ_s/d\psi_s = C_D$  is the depletion layer capacitance. Consequently,  $i_s(t) = j\omega C_D \delta \psi_s$  and  $i_{ss}(t) = Y_{ss} \delta \psi_s$ . Substituting the result to the relation (A.13) yields

$$i_T(t) = (j\omega C_D + Y_{ss})\delta\psi_s \tag{A.14}$$

The results suggest that  $C_D$  appears in parallel with the series RC network of the surface states for a single energy level. Rearranging Y in terms of real and imaginary parts yield

$$C_{p} = C_{D} + \frac{C_{ss}}{1 + (\omega \tau_{ss})^{2}}$$
 (A.15-a)

$$\frac{G_p}{\omega} = \frac{C_{ss}\omega\tau_{ss}}{1+(\omega\tau_{ss})^2}$$
(A.15-b)

Equation A.15-b depends only on the surface state and goes through a maximum when  $\omega \tau_{ss} = 1$ , and equal in magnitude to  $C_{ss}/2$  there. Thus, equivalent parallel conductance corrected for insulator capacitance gives  $C_{ss}$  and  $\tau_{ss}$  directly from the measured conductance. Keep in mind that the discussion above is just for having the reader to be familiar to the admittance concept, and exhibiting the way as the physical quantities can be represented by equivalent circuit using circuit theory. Single energy level was assumed just for pedagogical purposes though it was far away for the representation of actual MIS structure via admittance analysis.

#### Distribution of Levels, Continuum Model:

One possible modification over the discussion above might be including the surface states that observed to be comprised of many levels so closely spaced in energy that they can not be distinguished as separate levels. Equivalent depletion circuit diagram for continuum model is given in fig A.3.



Fig. A.3 (a) Equivalent depletion region circuit of MIS capacitor as to continuum model, (b) Lumped parallel equivalent of circuit,  $C_{ss,l}$  and  $R_{ss,l}$  given in (a). Note also that,  $C_{ins}$  is added to the circuit.

For a continuum of states, capture and emission of majority carriers can occur by states located within a few kT/q on either side of the Fermi level. The admittance of the continuum is obtained by integrating eq.(A.10-b) over the band gap

$$Y = j\omega \frac{q^2}{kT} \int \frac{N_{ss} f_0 (1 - f_0) d\psi}{(1 + j\omega f_0 / c_n n_{s0})}$$
(A.16)

The integrand of eq. A.16 is sharply peaked about the Fermi level with a width of kT/q. Making the substitution  $f_0(1 - f_0) = kT/q (df_0/d\psi)$  turns an integral over  $f_0$  where  $f_0$  changes from 0 to unity. After performing the integration, the admittance will be

$$Y = \frac{qN_{ss}}{2\tau_m} \ln\left(1 + \omega^2 \tau_m^2\right) + jq \frac{N_{ss}}{\tau_m} \arctan(\omega \tau_m)$$
(A.17)

with  $\tau_m = 1/c_n n_{s0}$ .

Real part of eq. (A.17) gives the conductance as

$$\frac{G_p}{\omega} = \frac{qN_{ss}}{2\tau_m} \ln\left(1 + \omega^2 \tau_m^2\right)$$
(A.18)

The technique is called hereafter as *continuum model*. Once the conductance curves for continuum model are compared with that of single level model, it seems that the width of the peak at half maximum is greater, the conductance peak has been shifted from  $\omega \tau = 1$  to  $\omega \tau = 1.98$  and the peak magnitude  $(G_p/\omega)$  has decreased from 0.5 to 0.403 C<sub>ss</sub>. Though continuum model gives better results compared with single level, it is not adequate to explain the experimental results where conductance peaks remain much wider and of lower amplitude, necessitating further improvement.

### Statistical Model:

To remove this contradictory broadening, Nicollian and Goetzberger proposed a statistical model, based on the non-uniform distribution of surface band bending over the interfacial plane, yielding time constant dispersion. As time constant,  $\tau$ , has an exponential dependence on band bending  $(\tau_p^{-1} = c_p N_A \exp[-q \psi_s / kT])$ , small variations on  $\psi_s$  will produce large variations on  $\tau$ . In the mentioned model, the entire gate area is divided into many small patches where band bending and depletion layer width (W) are nearly uniform for each patch but varies from patch to patch. In the light of this information, the modified equivalent circuit diagram of the MIS capacitor (given in fig A.4) is composed of parallel array of elementary capacitors, each corresponding to a different patch.



Fig.A.4 Revised form of circuit diagram for statistical model. Note that  $C_D$  is different as given in continuum model; it varies from branch to branch as discussed in the text.

Therefore, surface state admittance,  $Y_{ss}$ , represent only a single patch. To express the surface state admittance for the whole patches, band bending fluctuations in Gaussian form (due to the fact that interface charge density is assumed to have an Gaussian distribution) has to be considered. As a result, the surface state admittance would be

$$\langle Y_{ss} \rangle = q \int_{-\infty}^{+\infty} \overline{Y}_{ss}(u_s) P(u_s) du_s \text{ with } P(u_s) = \left(2\pi\sigma_s^2\right)^{-1/2} \exp\left[-\frac{\left(u_s - \overline{u}_s^2\right)}{2\sigma_s^2}\right] \quad (A.19)$$

where  $\overline{Y}_{ss}(u_s) \equiv Y_{ss}$  is the surface state admittance over the silicon band gap and averaged over the surface state level distribution for any given band bending  $u_s(\text{with } u_s = \psi_s/kT)$  and  $\langle Y_{ss} \rangle$  represent the surface state admittance after further averaging over band bending variations,  $\sigma_s$  is the variance of band bending in terms of kT/q and  $\overline{u}_s$  is mean value of band bending. In the light of this information, derived conductance expression for continuum model turns out to be

$$\langle G_p \rangle / \omega = \frac{q}{2} \int_{-\infty}^{+\infty} \frac{N_{ss}}{\omega \tau} \ln(1 + \omega^2 \tau^2) P(u_s) du_s$$
 (A.20)

Assuming the surface state level density N<sub>ss</sub> and majority carrier capture probability c<sub>p</sub> as constant, they can be taken outside of the integrand. After inserting the relation for time constant and Gaussian probability into the above relation, the conductance expression would be  $\frac{\langle G_p \rangle}{\omega} = q N_{ss} (2\pi\sigma_s^2)^{-1/2} \left(\frac{c_p N_A}{\omega}\right)_{-\infty}^{+\infty} \exp\left[-\frac{(u_s - \overline{u}_s^2)}{2\sigma_s^2}\right] \exp(-u_s) \tan^{-1}\left(\frac{\omega}{c_p N_A} \exp(u_s)\right) du_s$ (A.21)

Defining a new variable to eliminate  $(c_p N_A)$  term from the emission rate via  $\xi = \omega \tau_p = \omega (c_p N_A)^{-1} \exp(\overline{u}_s)$ , conductance expression turns out to final form as

$$\frac{\langle G_p \rangle}{\omega} = \frac{q N_{ss} \left(2\pi \sigma_s^2\right)^{-1/2}}{2\xi} \int_{-\infty}^{+\infty} \exp\left(-\frac{\eta^2}{2\sigma_s^2}\right) \exp(-\eta) \ln\left(1+\xi^2 \exp(2\eta)\right) d\eta \quad (A.22)$$

with  $\eta = u_s - \overline{u}_s$ . Derived expression for conductance in the light of statistical model is satisfactory in fitting results compared with other models, hence interpretation of experimental conductance data is made through the last model.

### **APPENDIX B**

# **MEASURING TOOLS AND TECHNIQUES**

Due to stringent requirements imposed by modern technology, improvement of interface properties and minimization of interface trap density is absolutely necessary for both MIS and TFT structures. On one side, film properties (intrinsic, doped semiconductor and insulator film) alone was investigated via both fourier transform infrared spectroscopy (FTIR) and UV-Visible transmission measurements as optical probing and on the other side, film/semiconductor interface properties and quality of produced film was studied by means of MIS and TFT structures through current-voltage (I-V), admittance (capacitance and conductance measurements) and deep level transient spectroscopy (DLTS) as electrical probing. Let us give an detail information about the mentioned techniques and observations of produced films via application of mentioned techniques.

### **B-1 Electrical Measuring Equipments**

## **B-1-1 Current Voltage**

The current voltage characteristic (shown in fig.4.10) was obtained via Keitley 6517 electrometer and then resistivity of the produced film was calculated around  $10^{15} \Omega$  cm by finding the ohmic region up to 5 x  $10^4$  V cm<sup>-1</sup> in the J-E curve. The error in the resistivity is estimated to be around 2 x  $10^4 \Omega$  cm due to fluctuation of the measured currents.


Fig.4.10. Current density (J) vs. electric field (E) of Cr/a-SiNx:H/p-Si structure.

The J-F characteristics shows the quality of film as ohmic region dominates up to F=5 x  $10^4$  V cm<sup>-1</sup> region where tunneling or space charge current starts to dominate the current mechanism. The resistivity of the film, around  $10^{15} \Omega$  cm is also within the range of resistivities of the a-SiNx:H films used in the TFT strucuttures [132,133].

# B-1-2 Measuring System at low and high frequency C-V measurements

C-V measurements were achieved through a computer controlled program for slow, intermediate and high measuring frequencies. Let us present roughly the relevant equipments and their principal of measurements.

### (a) Quasistatic C-V measurements

The quasi-static C-V meter (Keitley 595) gives the lowest frequency capacitance of the sample. The circuit diagram of the system is given below where a small voltage step is applied to the test sample after  $C_F$  is discharged (by closing the

switch S) and a charge  $(\Delta Q = C_x \Delta V)$  transferred into the integrator is measured (by determining the amount of charges before and after voltage step).



Fig.B.1 Circuit diagram of Quasistatic C-V meter

Hence, the unknown capacitance can be calculated through the following relation;

$$C_{x} = \frac{\Delta Q}{\Delta V} = -C_{F} \frac{\Delta V_{out}}{\Delta V}$$
B-1

However, the actual situation for MIS structure is a bit different than discussed above due to the presence of (more or less) leakage currents that quasistatic C-V meter is able to measure and correct the amount of leakage current (below  $10^{-11}$  A) from the measured capacitance. For a bit more clarity, the procedure is as follows: three measurements of voltage output (V<sub>out</sub>) are made as shown in fig.B-2, since each measurement corresponds to the charge integrated up to a given time. The measurements mentioned above are labeled Q<sub>1</sub> (= baseline charge immediately preceding the voltage), Q<sub>3</sub> (=final charge transferred through the test sample after a specific time) and Q<sub>2</sub> (= charge measured before Q<sub>3</sub>).



Fig.B-2 Schematic representation of determination of leakage current while quasistatic C-V measurements.

By means of these three charges, both corrected capacitance and leakage current can be determined. In the absence of dc current, the device is thought to be in equilibrium and the correct value of the measured capacitance can be obtained through determination of  $Q_1$  and  $Q_3$  charges solely. Hence, the capacitance would be;

 $C_{LF} = \frac{Q_3 - Q_1}{V_{step}}$ . Otherwise, in the presence of dc leakage current  $(Q/t = (Q_3 - Q_2)/t_0)$ , this current should be determined and substracted from the measured capacitance (with Q/t designating the amount of leakage current, t<sub>0</sub> is the delay time). In light above information, the corrected low-frequency capacitance is obtained as:

$$C_{LF(corrected)} = C_{LF} - \frac{Q}{t} \frac{\left(t_{delay} + t_1\right)}{V_{step}}$$
B-2

where  $t_{delay}$  is the delay time necessary to obtain equilibrium measurement. The equilibrium could be recognized either C or Q/t vs. Delay time: in the former,

quasistatic capacitance value in inversion region rises from the depletion value to approach insulator capacitance,  $C_{ins}$ , in the latter, Q/t is at the dc leakage of the system (shown in fig.B-3).



Fig. B-3. Recognizing Equilibrium using C and Q/t vs. Determination of delay (equilibrium) time on Cr/a-SiNx:H/p-Si MIS structure under inverting gate bias.

### (b) High frequency C-V measurements

High frequency capacitance measurements have been obtained in a straight-forward manner, by use of either a 1 MHz capacitance meter (such as Boonton 7200 capacitance meter) or impedance analyzer (HP4192A) within 5 Hz-13 MHz of frequency interval. Though a frequency range 5 Hz-13 MHz has been declared for the impedance analyzer, a more reduced range (400Hz < f < 1 MHz) is applicable due to limitations of low excitation signal level and impedance matching problems.

### (c) Intermediate frequency C-V Measurements

SR 830 lock-in amplifier has been used in the intermediate (1Hz-1kHz ) frequency range for admittance analysis. In order to calibrate the amplifier output for

capacitance and conductance measurements, one needs standard high quality capacitors and conductors whose values should be around the values to be calibrated. In this work 100 and 600 pF Boonton standard capacitors were used for calibration of admittance versus gate bias via fully computer controlled LABVIEW program under different frequencies (in the range of Hz to kHz) for sample A-C and B, respectively.

As a final warning about admittance measurement as a function of both bias gate d.c voltage and its modulation frequency, one should keep in mind during the data analysis that a frequency scan was achieved by the impedance analyzer for frequencies > 5kHz under each constant dc gate voltage whereas a dc gate scan (50 mV/sec) was applied by the lock-in amplifier at each frequency < 5kHz.

### **B-2 Optical Probing**

### B-2-1 Infrared (IR) Analysis

The vibrational spectra of hydrogenated amorphous silicon alloys (a-SiCx:H and a-SiNx:H) by infrared (IR) spectroscopy has been undertaken. Moreover, the Fourier Transform version of this spectroscopy (Nicolet-FTIR), due to its rapidity and high sensitivity, is a powerful tool for investigating and testing of the plasma deposited silicon based amorphous materials. In that aim, a-SiCx:H film in p-i-n diode as active element for image sensor in one side, and a-SiNx:H for insulator and top passivating layer in MIS and TFT structures on the other side were investigated through FTIR analysis and results are given in fig.B.4

The spectrum of bonding structure of the a-SiNx:H film has been given in the figure B-4-a. Since, there is large amount of literature dealing with the concentrations and the frequencies of the various Si-H, N-H, and Si-N vibrations, the type of the films whether Si or N rich can easily be appreciated [40,132-138]. The dominant peak centered at 890 cm<sup>-1</sup> in the spectrum shown in fig.B.4-a is due to the convolution of symmetric (920 cm<sup>-1</sup>) and asymmetric (840 cm<sup>-1</sup>) stretching vibrations of the Si-N. This peak is found in the literature at 860 cm<sup>-1</sup> for the films

with low H content, and changes slightly to higher frequencies as H content increases [139]. The second peak at 1190 cm<sup>-1</sup> is due to the bending vibrations of the N-H bonds which has the peak position at 1200 cm<sup>-1</sup>, slightly shifted by the much stronger N-H peak. The type of hydrogen incorporation into the structure is generally obtained by comparing N-H and Si-H stretching peaks at 3350 cm<sup>-1</sup> and 2150 cm<sup>-1</sup>, respectively. Since these peaks are not in the mixed state, the peak height can be taken as proportional to the relevant bond density, and in this respect it is found that the N-H bond density is 9 times higher than that of the Si-H bond. Moreover, the frequency shift of the Si-H bonds from 2000 to 2150 cm<sup>-1</sup> can be taken as a second argument for the N-rich film since the neighboring Si atoms are replaced with the more electronegative N atoms [136,137]. The N/Si ratio may be evaluated as around 1.4-1.5 in light of the relevant literature [138]. Furthermore, a very small NH<sub>2</sub> bending vibration peak at 1550 cm<sup>-1</sup> also indicates that the H content of the films at hand is relatively high.

On the other hand, the IR spectrum of a-SiCx:H film at hand is given in fig (B-4-b). The striking feature of the spectrum may be outlined as follows: absorption bands of SiH<sub>n</sub> (n=1 to 3) and CH<sub>n</sub> (n=1 to 3) are easily distinguished [130]. The relative difference in the height of the peaks around 2100 cm<sup>-1</sup> and 2900 cm<sup>-1</sup>, attributed to the stretching modes of SiH<sub>n</sub> and CH<sub>n</sub>, respectively, shows that most of the H in the structure are bonded to C atoms [140-142]. This feature is also seen in the absorption band of 600-1300 cm<sup>-1</sup> where the dominant peak position moves away from wagging mode of SiH vibrations (630 cm<sup>-1</sup>) to higher frequencies at about 780 cm<sup>-1</sup> which is attributed to wagging and stretching modes of Si–CH<sub>3</sub> structure [140,141]. Additionally, the absorption peak of wagging and rocking modes of CH<sub>n</sub> (n=1 to 3) bonds around 1050 cm<sup>-1</sup> is seen comparable to that of Si–CH<sub>3</sub> [141]. Thus, the deposited film seems carbon rich one, because the vibrational characteristic of the films are mainly dominated by CH<sub>n</sub> bonds. On the other hand, the small shoulder seen around 3000 cm<sup>-1</sup>, attributed to stretching modes of CH and

CH<sub>2</sub>  $\sigma$ -bonds of type sp<sup>2</sup>, reveals the existence of a certain amount of sp<sup>2</sup> type  $\sigma$ bonding together with the dominant sp<sup>3</sup> type [143-145]. As a result, IR spectrum supplies rapidly the hydrogen bonding configurations and especially confirms the presence of sp<sup>2</sup> planar graphitic islands throughout the film (discussed in chapter 2).



Fig. B.4 (a) FTIR spectrum of a-SiNx:H (a-SiCx:H) film grown on c-Si substrate (b).

# **B-2-2 UV-Visible Analysis**

Optical properties of the films have been investigated within the wavelength range of 200-1100 nm by UV-Visible Spectrometer ( Perkin Elmer  $\lambda 2$  ) with 2 nm slit width. The UV-Visible transmission of a-SiCx:H film is supplied in fig (B.5-a).



(a)

Fig.B-5 (a) UV- Visible transmission spectrum of a-SiCx:H (a-SiNx:H) film deposited on quartz substrate (b), the inset shows the Tauc's plot, without a clear linear region for a-SiCx:H.

The thickness,  $d_1$  and the refractive index,  $n_1$ , of the film were extracted from the transparent region of the transmission spectrum [146,147]; the results are checked by ellipsometry at 632.8 nm [148] (see table B.1).

Table B1. Evaluated optical constants of a-SiNx:H and a-SiCx:H (here x is estimated from  $E_{04}$  vs. x curve) [143-149,150]

| Samples | E <sub>G</sub> (Tauc) (eV) | E <sub>04</sub> (eV) | d <sub>l</sub> (nm) | nı    | Х       |
|---------|----------------------------|----------------------|---------------------|-------|---------|
| A       | 3.2-3.6                    | 3.45                 | 450                 | 1.78  | 0.7-0.8 |
| В       | 2.50                       | -                    | 120±10              | 2±0.1 | ≈0.5    |
| С       | 5.03                       | -                    | 600                 | 1.88  | 1.4-1.5 |

The optical absorption coefficient  $\alpha$  was derived from the strong absorption region of the transmission spectrum [146-148]; the optical gap,  $E_{G}$  (Tauc) was determined by using so called Tauc plot [151]. As depicted in the inset of fig (B.5-a), E<sub>G</sub> (Tauc) could not be defined irrefutably, the Tauc plot remains slightly curved. This behavior might be interpreted as follows: In amorphous semiconductors, there are mainly 3 types of optical transitions: a) localized electronic state to localized state (LL), b) extended state to localized state (EL) or localized state to extended state (LE), c) extended state to extended state (EE, transitions over the mobility edges, i.e., conventional valence to conduction bands). The optical matrix elements for EE and EL (or LE) transitions are similar; but the LL transitions depend on whether or not the initial and final states are confined within the same regions (= large overlapping of their wave functions) or at distant regions (≡ zero or small overlapping). In a-Si films, the final and initial states are, in general, in different parts of the sample, leading to a very small LL matrix elements so LL transitions may be omitted and the optical absorption has EE and EL/LE character. However, in carbon rich a-SiCx:H films, the LL transitions are expected to be strongly probable since most of the initial and final states are lying on the same graphitic clusters (as described in chapter 2) and consequently an optical absorption up to about 10<sup>4</sup> cm<sup>-1</sup> may be due to LL transitions alone [152,153] (the photon energy  $E_{04}$  corresponding to the absorption value of 10<sup>4</sup> cm<sup>-1</sup> is often used to appreciate the optical gap for comparison of different a-SiCx:H films). As the analysis, given in chapter 2, assumes a distribution of cluster sizes, the observed spectral variation of the optical absorption coefficient,

 $\alpha$ , might be a convolution of individual cluster absorption spectra of different gaps, depending on their sizes. Tauc plotting may be misleading within the frame of this analysis and then E<sub>04</sub> value may be used as "symbolic" optical gap, allowing comparisons in literature. Consequently, UV-Visible analysis, apart from the thickness determination, has been successfully used for evaluating the carbon content of the film at hand through gap and refractive index values in comparison with these in the relevant literature. These information have been used in both the interpretation of the sample capacitance and the suggestion of irrefutable presence of  $\pi$ -like localized states in carbon rich a-SiCx:H film.

On the other side, a typical spectrum for a-SiNx:H film is shown in the figure B.5-b. The dependence of n on the wavelength,  $\lambda_{hv}$  has also been investigated by a polynomial fitting of the form  $n = 1.88 + \frac{1.1x10^4}{\lambda_{hv}^2}$ , and then the values of  $n(\lambda_{hv})$  in the strong, and medium absorption region were obtained by extrapolation. Thus, absorption coefficients,  $\alpha_o$  were calculated and then the mobility gap,  $E_g$  ( 5.03 eV ) of the films were determined by using the Tauc plot, depicted in the inset of the figure B.5-b. This rather high value of  $E_g$  is another confirmation of N-rich feature of the a-SiNx:H films[135-137].

# **APPENDIX C**

### **METASTABILITY PHENOMENA**

# **H-Diffusion model**

Nowadays, there is a consensus that the density of Si DB states is determined by a chemical equilibrium process due to the intercoversion of WBs and DBs:

| SiSi↔ 2DB | (C.1) |
|-----------|-------|
|-----------|-------|

To be consistent with ESR experiment (spin active or isolated neutral DBs are necessary), this pair of DB defects should be able to move away from each other. However, the eventual motion (or diffusion) of these DB defects at relatively low temperature seems non-probable. Consequently, the experimentally observed equilibration microscopic process requires a mobile species [ strecthed exponential  $e^{-(t/\tau)\beta}$  type equilibration kinetics require a species, possessing a dispersive diffusion across the material at relatively low temperature. Diffusion of the species is executed as a continuous time random walk (CTRW) composed of alternating steps and pauses as in analogy with the dispersive transport of charge carriers across tail states; the release time from deeper traps is longer, equilibration becomes slower at longer times (see fig.C.1).



Fig.C.1 Illustration of trap-limited transport of carriers for a discrete or distributed trap levels.

In other words, the pausing time has a power law time dependence. In this respect, the hydrogen atom (which is dispersively mobile in a-Si:H) might be the required mobile species. Since hydrogen provides a mechanism for the creation and annealing of defects in a-Si:H, the removal rate of these defects can be assumed to be governed by H-diffusion. As to the extended Glarum model [154], the rate of defect formation is proportional to the rate of hydrogen diffusion towards the defect formation sites. Consequently, it can be inferred that the rate of defect removal is linked by the same mechanism. Therefore, the change of defect density from equilibrium  $N_T$  can be expressed as

$$\frac{d}{dt}(N_T) = -AD(t)N_T \tag{C.2}$$

where A is constant and D(t) is the time dependent dispersive hydrogen diffusion coefficient. The theory of multiple trapping and trap limited transport in traps of exponentially distributed distribution of trap energies ( $e^{\frac{E}{kT_0}}$  with the characteristic temperature T<sub>0</sub>, determined by the degree of disorder) predicts a dispersive diffusion coefficient, given by [12]

$$D(t) = D_{00}(\upsilon t)^{-\gamma}$$
 (C.3)

where D<sub>00</sub> is the diffusion constant and v is the hydrogen attempt to escape frequency,  $\gamma$  is the temperature dependent dispersion parameter:  $\gamma = 1 - \beta = 1 - \frac{T}{T_0}$ . Substituting the relation (C.3) into (C.2) and integrating yields

$$\Delta N_T = \Delta N_{T0} \exp\left[-\left(t/\tau\right)^{\beta}\right]$$
 (C.4)

with  $\tau = \upsilon^{-1} \exp\left(\frac{E_T}{kT}\right)$ ,  $E_T = kT_0 \ln\left(\frac{\beta\upsilon}{AD_{00}}\right)$ 



Fig.C.2 Reference voltage shift versus time at T=325 K. Data are represented by  $\Delta$  symbol, solid line is fit result to the H-diffusion model, given in the relation (6.2).

### APPENDIX D

## TRANSPORT ANALYSIS IN AMORPHOUS SEMICONDUCTOR

In the following section, in a-Si:H, the most important transport mechanisim (namely extended states conduction) and the hopping conduction will be discussed and by the analogy, the discussion will be extended into a-SiCx:H and a-SiNx:H films, and the resultes were given in the body of text.

## D-1 Electrical Transport :



Fig.D-1. Schematic illustration of number of states in Brillion zone. Note that around brillion zone, E(k) is parabolic whereas for 2 dimension, it is circle. Application of external field leads to displace all states by equal amount  $\Delta P$ .

In the absence of an external electric field, he electron "gas" in a semiconductor is in a of equilibrium and obeys the Fermi-Dirac equilibrium

distribution function:  $f(E) = \frac{1}{1 + \exp\left[\left(\frac{E - E_F}{kT}\right)\right]}$  with  $E = \frac{\hbar^2 k_x^2}{2m^*} = \frac{p_x^2}{2m^*} = \frac{m^* V_x^2}{2}$ .

Hence,  $f(E) = \frac{1}{1 + \exp\left[\left(\frac{m^* V_x^2}{2kT}\right)\right] \exp\left(\frac{-E_F}{kT}\right)}$ . Fermi distribution (f) is symmetrical

with respect to the sign of velocity:  $f(-V_x) = f(V_x)$ . Therefore, the average velocity o an electron in any direction is zero (i.e., current is zero). Under external electric field, total quasi momentum  $P_{\Sigma}$ :

$$P_{\Sigma} = \sum_{i=1}^{n} P_i(t) = \sum_{i=1}^{n} P_i(0) + nq \xi \tau$$
 (D-1)

Electron velocity corresponding to the state  $P_i$  is as:

 $v_{i} = \frac{dE}{dp_{i}} = \frac{p_{i}}{m^{*}} \quad (= \text{ the equilibrium distribution changes}). For an homogeneous crystal and in the absence of a temperature gradient, the external electric field <math>\xi$  leads to the variation of f:  $\frac{\partial f}{\partial t} = \left(\frac{\partial f}{\partial t}\right)_{\xi} + \left(\frac{\partial f}{\partial t}\right)_{collision}$  where the last term expresses the change in the distribution f of the carriers due to the collisions by impurities and lattice vibrations( $\equiv$  phonons). Note that when electric field, after application, is removed ( $\xi = 0$ ) leads to  $\left(\frac{\partial f}{\partial t}\right)_{\xi} = 0$  and  $\frac{\partial f}{\partial t} = \left(\frac{\partial f}{\partial t}\right)_{collision}$ . This means that carriers (electrons) will return to the equilibrium (where f=f\_0 due to scattering with phonons and impurities (this process is called *relaxation*). The simplest process may be as follows:  $\frac{\partial f}{\partial t} \propto f - f_{0}$  with constant of proportionality  $1/\tau$ . Hence,  $\frac{\partial f}{\partial t} = -\frac{f - f_{0}}{\tau}$ ,  $f - f_{0} = (\Delta f)_{0} \exp(-t/\tau)$ . At steady state (or stationary state) under electric fields ( $\xi \neq 0$ ) leads to  $\frac{\partial f}{\partial t} = 0$ . Therefore,  $\left(\frac{\partial f}{\partial t}\right)_{\xi} = -\left(\frac{\partial f}{\partial t}\right)_{\xi} = -\left(\frac{\partial f}{\partial t}\right)_{\xi}$ 

with 
$$\left(\frac{\partial f}{\partial t}\right)_{\xi} = \frac{\partial f_0}{\partial P_x} \frac{\partial P_x}{\partial t}$$
 where  $\frac{\partial P_x}{\partial t} = F_x = -e\xi$  and  $\frac{\partial f_0}{\partial P_x} = \frac{\partial f_0}{\partial E} \frac{\partial E}{\partial P_x}$  with

$$\frac{\partial E}{\partial P_x} = v_x = \frac{p_x}{m^*} \text{ as } E = \frac{p_x^2}{2m^*} = \frac{\hbar^2 k^2}{2m^*}. \text{ As a result, } \left(\frac{\partial f}{\partial t}\right)_{\xi} = -q \xi v_x \frac{\partial f}{\partial E}. \text{ Rearranging}$$

relation (D-2) yields

$$f = f_0 - q \tau \xi v_x \frac{df_0}{dE}$$
 (= Boltzman's kinetic equation) (D-3)

In a crystal of unit volume, in the elementary quasi momentum volume  $d\Gamma_k$ , the density dn of charge carriers is as:  $dn = f \frac{d\Gamma_k}{4\pi^3}$ . Hence, the elementary current density  $dJ_x$  along the field direction x around the state k is as:

$$dJ_{x} = qv_{x}dn = qv_{x}f\frac{d\Gamma_{k}}{8\pi^{3}}.$$
 So,  $J_{x} = \frac{q}{8\pi^{3}}\int_{(\text{all } k \text{ values})} v_{x}\left(f_{0} - qv_{x}\tau\xi\frac{df_{0}}{dE}\right)d\Gamma_{k},$ 
$$= \underbrace{\frac{q}{8\pi^{3}}\int_{(\text{all } k \text{ values})} v_{x}f_{0}d\Gamma_{k}}_{\text{equilibrium case = 0}} - \frac{q^{2}\xi}{8\pi^{3}}\int_{(\text{all } k \text{ values})} v_{x}^{2}\frac{\partial f}{\partial E}\tau(k)d\Gamma_{k}.$$
 Instead, transitions occur only

between overlapping sites in real space. In the light of discussion above, the disorder reduces the carrier mobility due to the frequent scatterings ( $\mu \approx 1000$  cm<sup>2</sup>/V.sec. in crystal Si whereas for a-Si, this is around 2-5 cm<sup>2</sup>/V.sec.).

# D-2 Electronic Transport :



Fig. D-2. Representation of the three main conduction paths in amorphous semiconductors.

In light of previous analyses, at least two different electrical conduction mechanism exist in amorphous structure:

A) Extended state conduction ( $\mu \neq 0$ )

B) Localized state conduction  $(\mu = 0)$ 

Among localized states, the band tail ( $B_1$ ) and deep dangling bond defect states ( $B_2$ ) might behave differently following the position of Fermi level  $E_F$ . Moreover, the conduction (or mobility) around  $E_c$  (= mobility edge) might be much more complex than a simple abrupt mobility edge passage.

### A) Extended state conduction

Consider the current density relation:  $\vec{J}_x = -q^2 \vec{\xi} \int_{(v_k)} v_x^2 \frac{\partial f_0}{\partial E} \tau(k) \frac{d\Gamma_k}{8\pi^3} = \sigma \vec{\xi}$  with  $\sigma = -q^2 \int_{(v_k)} v_x^2 \frac{\partial f_0}{\partial E} \tau(k) \frac{d\Gamma_k}{8\pi^3}$  where  $v_x = \sqrt{kT/m}$ ,  $\frac{\partial f_0}{\partial E} = -f_0(1-f_0)/kT \approx \frac{-f_0}{kT}$  and  $\frac{d\Gamma_k}{8\pi^3} = N(E)dE$ . Substituting the relations, conductivity expression turns out to be  $\sigma \approx q \int N(E)\mu(E)f_0dE$  with  $\mu(E) = q\tau(E)/m$  and  $f_0 \approx e^{-\frac{(E-E_F)}{kT}}$ . Rearranging the relation leads to  $\sigma = \frac{1}{kT} \int \sigma(E)e^{-\frac{(E-E_F)}{kT}}dE$  with  $\sigma(E) = qN(E)\mu(E)kT$ .3 factors determine the dominant conduction path along the E-axis. Two cases may be considered as:

 $\sigma(E)$  increases monotonically with E

 $\sigma(E)$  increases abruptly at E=E<sub>c</sub>.



Fig.D-3. Illustration of the density of states at the band edge, together with the electron distribution  $n_{BT}(E)$ , the conductivity  $\sigma(E)$  and mobility  $\mu(E)$ :  $\sigma(E)$  and  $\mu(E)$  may change abruptly (a), or gradually (b) at the mobility edge  $E_c$ .

This last case leads to

$$\sigma = \frac{1}{kT} \int_{E_c}^{\infty} \sigma(E) \exp\left[-\frac{E - E_F}{kT}\right] dE = \sigma_{\min} \exp\left[-\frac{E_c - E_F}{kT}\right] \quad \text{with} \quad \sigma_{\min} = N(E_c) q \mu_0 kT$$

where  $\mu_0$  is the mobility at E=E<sub>c</sub>. Nowadays, there is a considerable doubt about the sharpness or even the existence of a mobility edge. Nevertheless in the conductivity result analyses,  $\sigma = \sigma_{\min} \exp \left[ -\frac{E_c - E_F}{kT} \right]$  is used even if  $\sigma(E)$  does not change abruptly at E<sub>c</sub> (but it might increase rapidly within a limited energy range around E<sub>c</sub>). Keep in mind that, as always  $\sigma$  is an average of  $\sigma(E)$  over an energy range of at least kT, the sharpness can be observed at very low T; but in practice E<sub>F</sub> in a-Si:H can not be brought closer than about 0.1 eV to E<sub>c</sub> such that  $\sigma$  can hardly be measured below 100 K. Consequently, there exist limited information about the sharpness f the mobility edge (on the contrary of metals). In practice, there are 4 techniques for experimentally measuring dc electronic transport: a) dc conductivity, b) drift mobility, c) thermo-power, d) Hall effect. Here let us consider dc conductivity.



Fig.D-4. Schematic illustration of the density of states distribution as a function of conductivity activation energy,  $E_a$ , the average conduction energy,  $E_{TR}$ , with respect to the mobility edges, and the Fermi energy. Also, in the figure, temperature dependent parameters ( $\gamma_F$ ,  $\gamma_G$  and  $\gamma_T$ ) are indicated.

### Dc Conductivity:

Dc conductivity is thermally activated (at least over a given temperature range):  $\sigma(T) = \sigma_0 e^{\frac{E_{\sigma}}{kT}}$  where  $\sigma_0$  is prefactor,  $E_{\sigma}(=E_{TR}-E_F)$  is activation energy. For a conductivity throughout the extended states,  $E_{TR}$  coincides with  $E_c$ , further(?) mechanism (such as band tail hopping) are possible where  $E_{TR} \neq E_c$ . Note that  $Log\sigma$  vs. 1/T could not give  $\sigma_0$  and  $E_{\sigma}$  directly, since  $\sigma_0$  has found different for different samples, arising a discussion on  $\sigma_0$ .  $E_{\sigma}$  is temperature dependent due to the temperature dependence of: i)  $E_F$  (statistical shift due to the asymmetric DOS distribution), ii)  $E_G$  (gap states move with respect to each other when T changes, iii)  $E_{TR}$  (=average conduction energy) obviously T affects  $E_{TR}$ 

If linear temperature variation of slope  $\gamma_F$ ,  $\gamma_G$  and  $\gamma_T$  are assumed respectively, then  $E_{\sigma} \equiv (E_{TR} - E_F)_T = \underbrace{(E_{TR} - E_F)_0}_{E_{\sigma 0}} - (\gamma_F + \gamma_G + \gamma_T)T$ . Conductivity expression

appear as  $\sigma(T) = \sigma_0 e^{\frac{\gamma}{k}} \exp\left[-\frac{E_{\sigma 0}}{kT}\right]$ 

# **B** Localized State Transport

Although there is no macroscopic conduction throughout localized states at T=0 K, at higher temperature, quantum mechanical tunneling transitions between localized states, might lead to conduction.



Fig.D.5 Illustration of tunneling transitions between localized states.

The probability  $P_{ij}$  that an electron will jump from the state (i) to the state (j) is determined by the following 3 factors:

1 the probability of finding a phonon with excitation equal to  $\mathsf{E}_{ij},$  given

by Boltzmann factor  $\exp\left(-\frac{E_{ij}}{kT}\right)$ 

- 2 the attempt to escape frequency  $\omega_0$  which cannot be greater than the maximum phonon frequency (in the range  $10^{12}$ - $10^{13}$  sec<sup>-1</sup>.)
- 3 the probability of electron transfer from one state (i) to another (j). This factor depends on the overlapping of the wavefunctions and should be given by  $e^{-2\alpha_L R}$ :

$$P_{ij} = \omega_0 \exp\left[-2\alpha_L R - \frac{E_{ij}}{kT}\right] \quad \text{with} \quad \alpha_L^{-1} = \text{localization}$$
$$\text{length} = \left[\frac{\hbar^2}{2m(E - E_c)}\right]^{1/2}$$

Analogy with the motion of particles in a gas, diffusion coefficient D in crystals may be expressed by the formula of the kinetic theory of gases:  $D = \frac{1}{3}\overline{v}\overline{\lambda} = \frac{1}{3}\frac{\overline{\lambda}^2}{\tau}$  where  $\overline{\lambda}$  is the mean free path in the gas phase,  $\tau$  is time interval between collisions,  $\overline{v}(=\overline{\lambda}/\tau)$  is average velocity. Instead of mean value of  $\overline{\lambda}$ , mean square values should be calculated:  $e^{-\frac{x}{\lambda}}$  = probability of particle traversing the distance x without

suffering any collisions is given  $\langle x^2 \rangle = \frac{\int_{0}^{\infty} x^2 e^{-\frac{x}{\lambda}} dx}{\int_{0}^{\infty} e^{-\frac{x}{\lambda}} dx} = 2\lambda^2$ . Hence,

 $D = \frac{\lambda^2}{3\tau} = \frac{\langle x^2 \rangle}{6\tau} = \frac{R^2}{6} P_{ij}$ . Einstein relation  $\mu = \frac{eD}{kT} = \frac{eR^2 P_{ij}}{6kT}$ . Note that for transition probability from (i) to (j), the state (i) should be occupied (f<sub>i</sub>) and the state (j) should be empty (1-f<sub>j</sub>). For maximum transfer, the product f<sub>i</sub> (1-f<sub>i</sub>) should be maximum. Therefore, hopping should occur around Fermi level.

$$\sigma = qN(E_F)\mu = \frac{q^2R^2N(E_F)}{6kT}P_{ij} = \frac{q^2R^2N(E_F)}{6kT}\omega_0 \exp\left[-2\alpha_L - \frac{E_{ij}}{kT}\right]$$

As temperature decreases, the number and the energy of phonons decreases and then the more energetic phonon-assisted hopping will progressively become less favorable. As a result, carriers will tend to hop to larger distances in order to find sites which lie energetically closer than the nearest neighbor; this mechanism us the so-called variable range hopping. In order to find the most favorable hopping distance the exponent of  $\exp\left[-2\alpha_L - \frac{E_{ij}}{kT}\right]$  should be minimized. For this purpose, let us express  $E_{ij}$  within a distance R from a particular site is given by:  $\frac{4\pi R^3}{3} N(E_F)E_{ij}$ . The electron can leave its site only if the number of accessible sites is at least one. Taking this into account, one gets for the average energy spacing between states near  $E_F$  level:  $E_{ij} = \frac{3}{4\pi N(E_F)R^3}$ . Inserting into transition rate

equation: 
$$P_{ij} = \omega_0 \exp\left[-2\alpha_L R - \frac{3}{4\pi N(E_F)kTR^3}\right].$$



Fig.D.6 Illustration of the probability  $P_{ij}$  (that an electron will jump from state (i) to (j)) as a function of distance.

Minimizing the exponent term with respect to R, the maximum hopping distance can

be evaluated:  $R_m = \left[\frac{9}{8\pi\alpha_L N(E_F)kT}\right]^{1/4}$ . Then, the transition rate would be:  $P_{ij} = \omega_0 \exp\left[-\frac{A}{T^{1/4}}\right]$  with  $A = 2\left[\frac{32\alpha_L^3}{9\pi k N(E_F)}\right]$ . Finally, conduction expression turns into :  $\sigma = \frac{q^2 R_m^2 \omega_0 N(E_F)}{6kT} \exp\left[-\frac{A}{T^{1/4}}\right] = \sigma_0(T) \exp\left[-\frac{A}{T^{1/4}}\right]$ 

# APPENDIX E

# FABRICATION AND CHARACTERIZATION OF TFT

### **E-1** Introduction

Thin film transistor, deposited on hydrogenated amorphous silicon (a-Si:H), has widespread application in technology as well as research tool. Because in TFT's the Fermi level in the amorphous silicon can be controlled at will, they can be used as powerful tool to investigate various material properties, including density of states distribution, photoconductivity, mobility and stability. Moreover, interest in a-Si:H TFTs receives commercial impetus due to the application in liquid crystal displays, image sensors and printer arrays. In addition, due to the similarity and striking differecenses of c-Si device physics in some extent, a-Si:H based devices might yield fruitfull contribution.

Typical inverted staggered TFT structure is given in fig.E-1, where source and drain contacts are deposited onto a-Si:H film, and bottom gate electrode is the beneath of PECVD grown a-SiNx:H film.



Fig.E-1. Inverted staggered TFT structure.

## E-2 Production of TFT:

In this work, as stated above, inverted staggered type TFT is produced. Before depositing a-SiNx:H and a-Si:H fims, substrates were cleaned via RCA cleaning procedure and then Cr metal was evaporated on the glass substrate. This metal layer was patterned by defining a photoresit pattern on the metal layer and etching away the metal outside the photoresit regions. The samples were then introduced into the PECVD reactor and then the gate insulator silicon nitride, the active layer a-si:H were deposited consecutively in the PECVD reactor under continuous vacuum conditions. The samples were then taken out of the reactor and metal layers was evaporated onto a-Si:H film and patterned by means of photolithograpy (as Source and Drain electrodes). Production stages was given in the flowchart (see fig. E-2)

| glass                               |                                                               | c-Si                     |
|-------------------------------------|---------------------------------------------------------------|--------------------------|
|                                     | Cleaning                                                      |                          |
|                                     | Electrode Coating                                             |                          |
|                                     | a-SiNx:H and<br>a-Si:H film growth                            |                          |
|                                     | Metal coating (Cr or Al)<br>for Source and Drain<br>Electrode |                          |
|                                     | Photolithography and Etching                                  |                          |
|                                     |                                                               |                          |
| TFT fabricated o<br>glass substrate | n <sup>–</sup>                                                | FT fabricated on<br>c-Si |

Fig.E-2 Production stages of TFT

One should keep in mind that while patterning Source and Drain electrodes of TFT via photolithograpy, first metal coated substrates were coated with PR by spreading around 3500 RPM, then baked at 65°C at 25 min to enhance the photo-sensitivity, later patterned via Pattern Generator, finally the illuminated part was removed in a suitable developer (=etched).

### E-3 : Characterization of TFT

Typical current voltage relations of the produced TFT was given in Fig.E-3. The ON/OFF ratio (10<sup>4</sup>) of the TFT was given in Fig.E-3-a and channel conductivity as a function of gate bias was given in fig.E-3 c. Due to the lack of saturated current regions, mobility of charge carriers was determined via the slope of current voltage relation and found as 0.4 cmVsec.<sup>-2</sup>. It seems that it was low than demanded but suitable value once compared with the literature.



Fig.E-3 Current-Voltage relation of TFT.

## **REFERENCES**:

- 1- Y. Hamakawa, solar and Wind technology,7,p.235 (1989).
- R.A Street, Hydrogenated Amorphous Silicon, Cambridge University Press (1991).
- 3- E. C. Freeman and W. Paul, phys. Rev. B, 20, 716 (1979).
- 4- Ed. J.J. Pankove, Hydrogenated Amorphous Silicon, Part A-D, in : Semiconductors and Semimetals, 21, ed. R. K. Wilardson and A. C. Beer (Academic Press, New York, London) (1984)
- 5- D. E. Carlson, semiconductors and semimetals, 21, part D, ed. J.J Pankove, p.7 (1984).
- 6- W.G. Hawkins, Mat. Res. Soc. Symp., 49, p. 443 (1985).
- 7- B. Katircioglu, I. Atilgan, S. Ozder and R. Turan, Project No: TUBITAK TBAG-1538 (1998).
- 8- "Properties of silicon carbide" ed. By G.L. Harris, Materials Science research center of excellence Howard Univ., Washington DC, USA (1995).
- 9- " Amorphous and Microcrystalline semiconductor Devices: Optoelectronic Devices" ed. By J. Kanicki, Artech House, Boston,London (1991).
- 10- Tean-Sen-Jen, Jen-Wei Pan, Nerng-Fu Shin, Jyh-Wong Hong and Chun-Yen Chang, IEEE Trans. Electron. Dev., 41, p.1761 (1994).
- 11- S.M. Sze, "Physics of Semiconductor Devices".
- R. A. Street, "Technology and Applications of Amorphous silicon", Springer Series in Materials Science, p. 43 (1999).
- 13- Smith, Z.E and Wagner, S, "Implications of the Defect Pool concept for metastable and stable defects in amorphous silicon, Amorphous Silicon and Related materials, World Scientific, Singapore, 409 (1989).
- 14- M. J. Powell and S. C. Deane, Phys. Rev. B, 48, p.10815 (1993).
- 15- R.A Street and K. Winer, Phts. Rev B, 40, p.6236 (1989).
- 16- K. Winer, Phys. Rev. Lett., 63, p.1487 (1989).
- 17- K. Winer, Phys. Rev. B, 41, p.12150 (1990).
- 18- M. J. Powell and S. C. Deane, Phys. Rev. B, 53, p. 19121 (1996).
- 19- H. M. Branz, Phys. Rev. B, 59, p. 5498 (1999).

- 20- J. M. Asensi and J. Andreu, Phys. Rev. B, 47, p.13295 (1993).
- 21- D.C. Look, Phys. Rev. B, B.24, p.5852 (1981).
- 22- S. C. Deane and M. J. Powell, Phys. Rev. Lett., 70, p. 1654 (1993).
- 23- V.J. Kapoor et all., J. Vac. Sci. Tech. A, 1, p.600 (1983)
- 24- C.T. Kirk, JAP, 50, p.4190 (1979).
- 25- L Ngai and Y. Hsia, Appl. Phys. Lett., 41, p.159 (1982).
- 26- J. Robertson and M. J. Powell, JAP, 44, p.415 (1984).
- 27- J. Robertson, Phil. Mag. B, 66, p.615 (1992).
- Z. Yu, J. Pereyra and M.N. P Correno, Solar Energy Materials and Solar Cells, 66, p.155 (2001).
- 29- V. Mastelaro, A. M. Flank, M.C.A Fantini, D.R.S Bittencourt, M.N.P Carreno and I. Pereyra, J. Appl. Phys., 79, p.1324 (1996).
- S.M. Iftiquar and A. K. Barma, Solar Energy Materials and Solar Cells, 56, p.117 (1999).
- G. Ambrosone, U. Coscia, S. Ferrero, F. Giorgis, P. Mandracci aand C.
  F. Pirri, Phil. Mag. B, 82, p.35 (2002).
- 32- I. Solomon, Appl. Surface Science, 184, p.3 (2001).
- 33- "Handbook of carbon, Graphite, Diamond and Fullerenes" by H. O.
  Pierson, Noyes Publications Park Ridge, New Jersey, U.S.A (1993).
- 34- J. Robertson, Adv. Phys., 35, p.317 (1986).
- 35- J. Robertson, J. Non-Cryst. Solids, 137 &138, p.825 (1991).
- 36- J. Robertson, Phys. Rev. B, 35, p.2946 (1987).
- 37- Catherine, Y et all., Thin Solid Films, 76,p.23 (1981).
- 38- Dieguez Campo, J.M., et all., Thin Solid Films, 115, 3243 (1998).
- 39- Jasinski J. M. et all., Chem. Rev., 95, p.1203 (1995).
- 40- Smith et all., J. Electrochem Soc. 137, p.614 (1990).
- A. Matsuda, in Conference Record of Twenty Fifth IEEE Photovoltaic Specialist Conference, 1996 (IEEE, New York, 1996), p.1029.
- 42- S. Guha, K. L. Narasimhan and S. M. Pietruszko, J. Appl. Phys. 52, 859 (1981).
- 43- Castagne, R and Vapaille A, Surface Sci., 28, p.157 (1971).
- 44- K. Lehovec, Solid State Electron, 11, p. 135 (1968).
- 45- Serhat Ozder, PhD thesis, METU.
- 46- Ismail Atilgan, phD thesis, METU.

- 47- Bulent Mutlugil, PhD thesis, METU.
- 48- E. H. Nicollian and J. R. Brews, MOS Physics and Technology, New York Wiley, (1982)
- 49- J. R. Brews, Solid State Electron, 26, p.711 (1983).
- 50- R.D.S.Yadava, Solid State electronics, 33, p.127 (1990).
- 51- F. P. Heiman, G. Warfield, IEEE Trans on Electron Dev. ED-12, p.167 (1965).
- 52- D. Sands, K. M. Brunson, C. B. Thomas, Solid State Electron 30, p. 543 (1987).
- 53- E. H. Nicollian, A. Goetzberger, Bell Syst. J., 46, p.1055 (1967).
- 54- H. Preier, Appl. Phys. Lett., 10, p.361 (1967)
- 55- P. Klopfenstein, G. Bastide et all., JAP, 63, p.150 (1988).
- 56- T. Sawada, H. Hasegava, Thin Solid Films, 56, p. 183 (1979).
- 57- S. J. Fonash, J. A. Roger, J. Pivot and A. Cachard, J. Appl. Phys., 45, p. 1223 (1974).
- 58- F. Argall and A. K. Jonscher, Thin Solid Films, 2, p, 185 (1979)
- 59- M. Meaudre and R. Meaudre, Solid State Electronics, 16, p. 1205 (1973)
- 60- A. K. Jonscher, J. Non Cryst Solids, 8-10, p. 293 (1972)
- 61- D. S. L. Mui, J. Reed, H. Morkoc, J. Appl. Phys., 72, p.553 (1992).
- I. Atilgan, S. Ozder, O. Ozdemir, and B. Katircioglu, J. Non. Cryst. Solids, 246, p. 131 (1999).
- 63- D. S. L. Mui, Z. Wang and H. Morkoc, Thin Solid Films, 232, p. 107 (1993).
- 64- D. S. L. Mui, D. Biswas, J. Reed, M. Mehta, H. Morkoc, in: Proceeding of the 1991 International Semiconductor Device Research Symposium, Charlottesville, VA, p. 223 (1991).
- 65- H. Deuling, E. Klausmann and A. Goetzberger, Solid State Electronics, 15, p.559 (1972)
- 66- L. Warren, J. Kanicki, J. Robertson, E. H. Poindexter and P. J. McWhorter, J. Appl. Phys., 74, p. 4034 (1993)
- 67- L. Kia. Ngai and Yukun Hsia, Appl. Phys. Lett., 41, p.159 (1982)
- 68- B. Sagnes, J. M. Moragues, K. Yokache, R. Jerisian and J. Qualid, J. Appl. Phys., 80, p.5469 (1996)
- 69- M. Powell, Appl. Phys. Lett., 53, p. 597 (1983)

- 70- Matlab4 Reference Guide, The MathWorks Inc. (1992)
- 71- O. Baehr, M. Barrada., A. Bath, B. Epley., P. Thevenin., and J. Schoonman., J. of Non-Cryst. Sol., 187, p409(1995).
- 72- J.R. Brews, JAP,43,p.2306 (1972).
- 73- Street, R. A and C. C. Tsai, Appl. Phys. Lett., p.1672, (1986).
- 74- Street, R. A., and C. C. Tsai, Mat. Res. Soc. Symp. Proc., 70, p.367, (1986).
- 75- Nickel, N., W. Fuhs, and H. Mell, Phil. Mag.B, 61, p.251, (1990).
- 76- A. V. Gelatos and J. Kanicki, Appl. Phys.Lett., 57, p.1197, (1990).
- 77- Hepburn, A. R., J. M. Marshall, C. Main, M. J. Powell and C. van Berkel, Phys. Rev. Lett., 56, p.2215, (1986).
- 78- Van Berkel C., and M. J. Powell, Appl. Phys.Lett., 51, p.1094, (1987).
- 79- Powell, M. J., C. van Berkel, I. D. French, and D. H. Nicholls, Appl. Phys.Lett., 51, p.1242, (1987).
- 80- Schropp, R. E. I., and J. F. Verwey, Appl. Phys.Lett., 50, p.185, (1987).
- 81- Powell, M. J., C. van Berkel, and J. R. Huges, Appl. Phys.Lett., 54, p.1323, (1989).
- Jackson, W. B., J. M. Marshall, and D. M. Moyer, Phys. Rev.B., 39, p.1164, (1989).
- 83- Jackson, W. B., Phys. Rev.B., 41, p.1059, (1990).
- 84- D. L. Staebler, and C. R. Wronski, Appl. Phys. Lett., 31, 292, (1977).
- 85- D. L. Staebler, and C. R. Wronski, J. Apply. Phys., 51, 3262, (1980).
- 86- H. Pfleiderer, W. Kusian, and J. P. Harbison, Solid State Comm., 49, 493, (1984).
- 87- D. V. Lang, J. D. Cohen, and J. P. Harbison, Phys. Rev. Lett, 48, 421, (1982).
- 88- M. Stutzmann, D. K. Biegelsen and R. A. Street, Phys. Rev. B, 35, 5666, (1987) and references there in.
- R. A. Street, J. Kakalios, C. C. Tsai, and T. M. Hayes, Phys. Rev. B, 35, 1316, (1987).
- 90- Nickel N, W Fuhs and H. Mell, Conf. Record of the Int. Top. Conf. On Hydrog. Amorph. Silicon Devices and Technology, NY, 1988, pp.194-197.
- 91- Nickel N, W Fuhs and H. Mell, Phil. Mag. B, 61 p.251 (1990).

- 92- Nickel N, W Fuhs and H. Mell, J. Non-Cryst. Sol., 115, p.159 (1989).
- 93- T. W. Hickmott, *The Physics of SiO<sub>2</sub> and its Interface*, edited by S. Pantelides, p.449, (Pergamon New York, 1978).
- 94- H. Scher and E. W. Montroll, Phys. Rev. B, 12, p. 2455, (1975).
- 95- R. A. Street, "Hydrogenated Amorphous Silicon", Cabridge University Press, p. 72, (1991).
- 96- N. F. Mott and E. A. Davis, "Electronic Processes in Non-Crystalline Materials", Clarendon Press, Oxford, p.32, (1979).
- 97- A.Z. Lowe, M. J. Powell and S. R. Elliot, J. Appl. Phys., 59, p. 1251, (1986).
- 98- R. H. Walden, J. Appl. Phys., 43, p. 1178, (1972).
- 99- P. C. Arnett and D. J. Dimaria, J. Appl. Phys., 47, p. 2092, (1976).
- 100- W.L Warren, J. Kanicki, J. robertson, E. H. Poindexter and P. J. Mcwhorther, J. Appl. Phys., 74, p. 4034, (1993).
- 101- E. H. Okamoto, H. Kida and Y. Hamakama, Phil. Mag. B, 49, p. 231, (1984).
- 102- I. Atilgan, S. Ozder, and B. Katırcıoğlu, Semicond. Sci. Techol., 10, p. 1353, (1995).
- 103- Y.C. Park, W. B. Jackson, D. L. Smith, N. M. Johnson, J. Appl. Phys. 74, p. 381, (1993).
- 104- G. Fortunato, L. Mariucci and C. Reito, Appl. Phys. Lett., 59, p.826, (1991).
- 105- D.V. Lang, J. David Cohen, and James P. Harbison, Phys. Rev. B, 25,p.5285 (1981).
- 106- Jan Schmidt and Armin G. Aberle, J. Appl. Phys., 85, p.3626 (1999).
- 107- S. Ozder, I. Atilgan and B. Katircioglu, Semicond. Sci. Technol., 10, p.1510 (1995).
- 108- Yamasaki K, Yoshida M and Sugano T, Japan J. appl Phys. 18, p. 113 (1979).
- 109- Schulz M and Johnson N. M.Appl. Phys. Lett., 31, p. 622 (1977).
- 110- Schulz M and Johnson N. M, Solid State comm., 25, p. 481 (1978).
- 111- Tredwell T. J. and Viswanathan C. R., Solid State Electr. 23, p. 1171 (1980).
- 112- Katsube T and Kakimoto K, J. Appl. Phys., 52, p.3504 (1981).

- 113- Johnson N. M., Appl. Phys. Lett., 34, p. 802 (1979).
- 114- Kumar V and Iyer S B (phys. Status Solidi (a), 76,p. 637 (1983).
- 115- Eades W D and Swanson R M , J. Appl. Phys., 56, p. 1744 (1984).
- 116- Li X and Tansley L, J. Appl. Phys., 72 p.4125 (1992).
- 117- Murray F, Carin R and Bogdanski P, J. Appl. Phys. 60, p. 3592 (1986).
- 118- Ricksand A and Engstrom O, J. Appl. Phys., 70, p. 6915 (1991).
- 119- Dmowski K, Vuillaume D, Lepley B, Losson E and Bath A, Rev. Sci. Instrum., 66, p. 4283 (1995).
- 120- Miller G L, Lang D V and Kimmerling L C, Ann. Rev. Mater. Sci., 377 (1977).
- 121- S. Ozder, I. Atilgan and B. Katircioglu, Solid State Electronics, 39, p.243 (1996).
- 122- S. Ozder, I. Atilgan and B. Katircioglu, Solid State Electronics, 39, p. 1507 (1996).
- S. Ozder, I. Atilgan and B. Katircioglu, Modelling Simul. Mater. Sci. Eng., 6(3), p.261 (1998).
- 124- Christophe Raynaud, Jen-Kuc Autran, Bernard Ballan et all., Journal of Applied Physics, 76, p.993 (1994)
- 125- C. Raynaud, Journal of Applied Physics, 88, p.424 (2000)
- 126- A: T. Riedel, Jeppe C. Dyre, J. Non-Crys. Sol., 172-174, p. 1419 (1994).
- 127- A.G. Hunt, Philosophical Magazine B, 81, p.875, 2001.
- 128- E. H. Nicollian and A. Goetzberger, IEEE Trans. On Electron Dev., ED-12, p.108 (1965).
- 129- Orhan Ozdemir, Ismail Atilgan and Bayram Katircioglu, in progress.
- 130- Tim Searle ed., 'Properties of amorphous silicon and its alloys', EMIS Datareview Series No. 19,pp 176-177, (1998) and references there in.
- 131- T.M Brown, C Bittencourt, M. Sebastiani, F. Evangelisti, Phys. Rev. B, 55, p. 9904 (1997).
- 132- M. Maeda and Y. Arita, J. Applied Physics, Vol.53(10), p6852(1982)
- 133- T.J. Mego, Rev. Sci. Instrum., 57(11), p.2798(1986)
- 134- S.E. Hicks. and R.A.G. Gibson., Plasma Chemistry and Plasma Processing, Vol.11, No.4, p455(1991) [24]
- I.D. French, "EMIS Datareviews Series No.1: Properties of Amorphous Silicon", INSPEC, London(1989), p122KK

- 136- W.A. Lanford and M.J.Rand, J. Applied Physics, Vol.49(4), p2473(1978)KK
- 137- A.J. Lowe, J. Applied Physics, Vol.59(4), p1251(1986)KK
- 138- K. Maeda and I. Umezu, J. Applied Physics, Vol.70(5), p2745(1991)
- 139- D.V. Tsu, G. Lucovsky, and M.J. Mantini, Physical Review, B33, No.10, p7069(1986)
- 140- Catherine Y, and Turban G, Thin Solid Films, 60, p. 193 (1976).
- 141- Shu-Ya Lin, S. T. Chang, J. Phys. Chem. Solids, 59, p. 1399 (1998).
- 142- I Pereyna and M. N. P Carreno, M. H. Tabacnick, R.J. Prado, et. all L. Appl. Phys. 84, p. 2371 (1998LL
- 143- V. Chu, J. P. Conde, J. Jarego, P. Brogueira et all, J. Appl. Phys. P. 3164 (1995).
- 144- B. Discher, A. Bubenzer and P. Koidl, Solid State Comm., 48, p. 105 (1983).
- 145- : P. Couderc and Y. Catherine, Thin Solid Films, 146, p. 93 (1987).
- 146- B. Akaoglu, I. Atilgan and B. Katircioglu, Appl. Opt., 39, p.1611 (2000).
- 147- R. Swanepoel, J. Phys. E, 16, p.1214 (1983).
- 148- B. Akaoglu, I. Atilgan and B. Katircioglu, Thin Solid Films 437/1-2,p.257 (2003)
- 149- I Ferreira, M. E. Costa, E. Fornutano et all, Appl. Surf. Science, 7472, p.1 (2001)
- 150- F. Giorgis, G. Ambrosone, V. Coscia et all, appl. Surf Science, 184, p. 204 (2001)
- 151- J. Tauc, in J. Tauc (Ed.), Amorphous and liquid Semiconductors, Chp. 4, plenum, New York (1976).
- D. Dasgupta, F. Demichelis, C. F. Pirri and A Tagliaferro, Phys. Rev. B, 43, p.2131 (1991).
- 153- J. Robertson, J. Non-Cryst. Solids, 137 & 138, p.825 (1991).
- 154- S. h. Glarum, Dielectric Relaxation of Polar Liquids, J. Chem. Phys., 33, p.1371 (1960).

# VITA

The author of this work was born in Ordu at 1973. He has received his B.Sc. and M. Sc. Degrees in physics at 1996 and 1998, both at Middle East Technical University (METU), Ankara. Since 1996, he has been employed as a research assistant by the Department of Physics at METU.

The author has interest in a number of areas including silicon technology (both crystalline and amorphous cases), thin films. His publication include:

- Orhan Özdemir, İsmail Atılgan and Bayram Katırcıoğlu," Admittance Analysis of an MIS structure made with PECVD deposited a-SiNx:H thin films", J. Non-Cryst. Solids, 249, pp. 131-144, 1999.
- Orhan Özdemir, İsmail Atılgan and Bayram Katırcıoğlu, "Instability Evolution within a-SiNx:H film assessed through MIS structure under bias and temperature stresses", J. Non-Cryst. Solids, 296, pp. 27-38, 2001.
- Orhan Özdemir, İsmail Atılgan and Bayram Katırcıoğlu, "Investigation of intrinsic wide gap a-SiCx:H film through ac admittance and DLTS Measurements", J. Non-Cryst. Solids, (accepted for publication).
- Orhan Özdemir, İsmail Atılgan and Bayram Katırcıoğlu, "Ac Hopping Conduction in Intrinsic a-SiCx film, Assessed Through Admittance Measurement", J. Non-Cryst. Solids, (accepted for publication)